{"title":"硬件实现自组织映射的并行、异步赢家选择电路","authors":"T. Talaśka, M. Kolasa, R. Dlugosz","doi":"10.23919/MIXDES.2018.8436891","DOIUrl":null,"url":null,"abstract":"The paper presents a novel digital circuit that allows to determine the winning neuron among all neurons in a self-organizing map (SOM), on the basis of their distances to a given input learning pattern. The proposed bit-wise circuit subsequently compares particular bits of the distance signals, starting from the most significant to least significant bits. The overall calculation process is very fast and does not depend on the number of neurons in the SOM. It is only dependent on the resolution of the compared signals. One of the advantages of the proposed solution is its ability to operate with signals distributed at large chip area, without using any clock generator. A prototype circuit comparing 64 signals of the resolution of 6-bits was realized in the CMOS 130 nm process and verified by transistor level simulations. The overall calculation process takes in the worst case 5 ns.","PeriodicalId":349007,"journal":{"name":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Parallel, Asynchronous Winner Selection Circuit for Hardware Implemented Self-Organizing Maps\",\"authors\":\"T. Talaśka, M. Kolasa, R. Dlugosz\",\"doi\":\"10.23919/MIXDES.2018.8436891\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper presents a novel digital circuit that allows to determine the winning neuron among all neurons in a self-organizing map (SOM), on the basis of their distances to a given input learning pattern. The proposed bit-wise circuit subsequently compares particular bits of the distance signals, starting from the most significant to least significant bits. The overall calculation process is very fast and does not depend on the number of neurons in the SOM. It is only dependent on the resolution of the compared signals. One of the advantages of the proposed solution is its ability to operate with signals distributed at large chip area, without using any clock generator. A prototype circuit comparing 64 signals of the resolution of 6-bits was realized in the CMOS 130 nm process and verified by transistor level simulations. The overall calculation process takes in the worst case 5 ns.\",\"PeriodicalId\":349007,\"journal\":{\"name\":\"2018 25th International Conference \\\"Mixed Design of Integrated Circuits and System\\\" (MIXDES)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 25th International Conference \\\"Mixed Design of Integrated Circuits and System\\\" (MIXDES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.23919/MIXDES.2018.8436891\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/MIXDES.2018.8436891","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Parallel, Asynchronous Winner Selection Circuit for Hardware Implemented Self-Organizing Maps
The paper presents a novel digital circuit that allows to determine the winning neuron among all neurons in a self-organizing map (SOM), on the basis of their distances to a given input learning pattern. The proposed bit-wise circuit subsequently compares particular bits of the distance signals, starting from the most significant to least significant bits. The overall calculation process is very fast and does not depend on the number of neurons in the SOM. It is only dependent on the resolution of the compared signals. One of the advantages of the proposed solution is its ability to operate with signals distributed at large chip area, without using any clock generator. A prototype circuit comparing 64 signals of the resolution of 6-bits was realized in the CMOS 130 nm process and verified by transistor level simulations. The overall calculation process takes in the worst case 5 ns.