{"title":"VHDL代码自动生成,用于重复设计","authors":"S. Gastaldello, A. Lometti, G. Traverso","doi":"10.1109/ASIC.1995.580690","DOIUrl":null,"url":null,"abstract":"The introduction of VHDL in ASIC design has radically changed perspectives for HW designers. As a matter of fact ASIC design characteristics are becoming more and more similar to those typical of SW design. So, the application of SW methodologies to HW VHDL design can, in different cases, open unusual possibilities and give great improvement. In this paper a new design approach is described for circuits characterised by a high degree of recurrence in constituting parts, consisting in VHDL code generation starting from high level description in a suitable language.","PeriodicalId":307095,"journal":{"name":"Proceedings of Eighth International Application Specific Integrated Circuits Conference","volume":"57 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-09-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"VHDL code automatic generation for repetitive designs\",\"authors\":\"S. Gastaldello, A. Lometti, G. Traverso\",\"doi\":\"10.1109/ASIC.1995.580690\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The introduction of VHDL in ASIC design has radically changed perspectives for HW designers. As a matter of fact ASIC design characteristics are becoming more and more similar to those typical of SW design. So, the application of SW methodologies to HW VHDL design can, in different cases, open unusual possibilities and give great improvement. In this paper a new design approach is described for circuits characterised by a high degree of recurrence in constituting parts, consisting in VHDL code generation starting from high level description in a suitable language.\",\"PeriodicalId\":307095,\"journal\":{\"name\":\"Proceedings of Eighth International Application Specific Integrated Circuits Conference\",\"volume\":\"57 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-09-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of Eighth International Application Specific Integrated Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASIC.1995.580690\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Eighth International Application Specific Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1995.580690","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
VHDL code automatic generation for repetitive designs
The introduction of VHDL in ASIC design has radically changed perspectives for HW designers. As a matter of fact ASIC design characteristics are becoming more and more similar to those typical of SW design. So, the application of SW methodologies to HW VHDL design can, in different cases, open unusual possibilities and give great improvement. In this paper a new design approach is described for circuits characterised by a high degree of recurrence in constituting parts, consisting in VHDL code generation starting from high level description in a suitable language.