一种新的自参考铁电存储器读出方案

S. Sharroush
{"title":"一种新的自参考铁电存储器读出方案","authors":"S. Sharroush","doi":"10.1109/ICECS.2015.7440260","DOIUrl":null,"url":null,"abstract":"Reading one-transistor one capacitor ferroelectric random-access memory (1T-1C FRAM) requires generating a reference voltage that is ideally halfway between the two bitline voltages generated in cases of \"1\" and \"0\" readings. However, these two generated voltages vary from cell to cell and with the process variations. So, a self-referenced scheme is needed. In this paper, a self-referenced readout scheme will be proposed that depends on properly pulsing the plateline and using a capacitive-voltage divider. The proposed scheme is verified using simulation adopting the 45 nm CMOS technology and shows a 33% reduction in the read-cycle time. Enhancing the robustness of the reading circuitry will also be investigated quantitatively.","PeriodicalId":215448,"journal":{"name":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A novel self-referenced ferroelectric-memory readout scheme\",\"authors\":\"S. Sharroush\",\"doi\":\"10.1109/ICECS.2015.7440260\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Reading one-transistor one capacitor ferroelectric random-access memory (1T-1C FRAM) requires generating a reference voltage that is ideally halfway between the two bitline voltages generated in cases of \\\"1\\\" and \\\"0\\\" readings. However, these two generated voltages vary from cell to cell and with the process variations. So, a self-referenced scheme is needed. In this paper, a self-referenced readout scheme will be proposed that depends on properly pulsing the plateline and using a capacitive-voltage divider. The proposed scheme is verified using simulation adopting the 45 nm CMOS technology and shows a 33% reduction in the read-cycle time. Enhancing the robustness of the reading circuitry will also be investigated quantitatively.\",\"PeriodicalId\":215448,\"journal\":{\"name\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2015.7440260\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2015.7440260","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

读取一晶体管一电容铁电随机存取存储器(1T-1C FRAM)需要产生一个参考电压,理想情况下,该电压在“1”和“0”读数情况下产生的两个位线电压之间。然而,这两个产生的电压随电池和工艺变化而变化。因此,需要一种自引用方案。在本文中,将提出一种自参考读出方案,该方案依赖于适当的脉冲板线和使用电容分压器。采用45纳米CMOS技术对该方案进行了仿真验证,结果表明,该方案的读周期时间缩短了33%。提高读取电路的鲁棒性也将进行定量研究。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A novel self-referenced ferroelectric-memory readout scheme
Reading one-transistor one capacitor ferroelectric random-access memory (1T-1C FRAM) requires generating a reference voltage that is ideally halfway between the two bitline voltages generated in cases of "1" and "0" readings. However, these two generated voltages vary from cell to cell and with the process variations. So, a self-referenced scheme is needed. In this paper, a self-referenced readout scheme will be proposed that depends on properly pulsing the plateline and using a capacitive-voltage divider. The proposed scheme is verified using simulation adopting the 45 nm CMOS technology and shows a 33% reduction in the read-cycle time. Enhancing the robustness of the reading circuitry will also be investigated quantitatively.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信