在短通道绝缘体上硅晶体管上利用纳米晶硅的单电子存储器

B. Hinds, A. Dutta, F. Yun, T. Yamanaka, S. Hatanani, S. Oda
{"title":"在短通道绝缘体上硅晶体管上利用纳米晶硅的单电子存储器","authors":"B. Hinds, A. Dutta, F. Yun, T. Yamanaka, S. Hatanani, S. Oda","doi":"10.1109/DRC.2000.877127","DOIUrl":null,"url":null,"abstract":"A promising approach for high density/low power consumption memory devices is to store a single charge in a nano-scale memory node, which affects electron transport in a nearby channel. Advantages of this design are room temperature operation and self limiting charge storage by Coulomb repulsion. Two notable approaches to this concept are nanocrystalline-Si (nc-Si) acting as a floating gate in a large area MOSFET (Tiwari et al., 1996) and a single polysilicon dot defined by e-beam lithography over a narrow SOI channel (Guo et al., 1997). A device which is sensitive to a single charge while using a method of nc-Si dot fabrication that is scalable to VLSI is required. Single electron memory devices based on two approaches of forming nc-Si with large area deposition processes are reported here. To make the active region of the device sensitive to a single charged dot, narrow channels (40 nm length by 30 nm width) are defined by e-beam lithography of thin (20 nm) SOI. The first approach for nc-Si synthesis is gas phase nucleation and growth by pulsed-source remote PECVD, which form 8/spl plusmn/1 nm diameter nc-Si dots (Ifuku et al., 1997). The second approach for scalable nc-Si formation is to deposit a thin film of SiO/sub x/ (x<2). Annealing of this film results in high density 3-8 nm nc-Si dots isolated from each other by a SiO/sub 2/ tunnel barrier (Hamasaki et al., 1978).","PeriodicalId":126654,"journal":{"name":"58th DRC. Device Research Conference. Conference Digest (Cat. No.00TH8526)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-06-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Single electron memory utilizing nano-crystalline Si over short-channel silicon-on-insulator transistors\",\"authors\":\"B. Hinds, A. Dutta, F. Yun, T. Yamanaka, S. Hatanani, S. Oda\",\"doi\":\"10.1109/DRC.2000.877127\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A promising approach for high density/low power consumption memory devices is to store a single charge in a nano-scale memory node, which affects electron transport in a nearby channel. Advantages of this design are room temperature operation and self limiting charge storage by Coulomb repulsion. Two notable approaches to this concept are nanocrystalline-Si (nc-Si) acting as a floating gate in a large area MOSFET (Tiwari et al., 1996) and a single polysilicon dot defined by e-beam lithography over a narrow SOI channel (Guo et al., 1997). A device which is sensitive to a single charge while using a method of nc-Si dot fabrication that is scalable to VLSI is required. Single electron memory devices based on two approaches of forming nc-Si with large area deposition processes are reported here. To make the active region of the device sensitive to a single charged dot, narrow channels (40 nm length by 30 nm width) are defined by e-beam lithography of thin (20 nm) SOI. The first approach for nc-Si synthesis is gas phase nucleation and growth by pulsed-source remote PECVD, which form 8/spl plusmn/1 nm diameter nc-Si dots (Ifuku et al., 1997). The second approach for scalable nc-Si formation is to deposit a thin film of SiO/sub x/ (x<2). Annealing of this film results in high density 3-8 nm nc-Si dots isolated from each other by a SiO/sub 2/ tunnel barrier (Hamasaki et al., 1978).\",\"PeriodicalId\":126654,\"journal\":{\"name\":\"58th DRC. Device Research Conference. Conference Digest (Cat. No.00TH8526)\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-06-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"58th DRC. Device Research Conference. Conference Digest (Cat. No.00TH8526)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DRC.2000.877127\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"58th DRC. Device Research Conference. Conference Digest (Cat. No.00TH8526)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.2000.877127","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

高密度/低功耗存储器件的一个很有前途的方法是在纳米级存储节点中存储单个电荷,这影响了附近通道中的电子传输。这种设计的优点是室温操作和库仑排斥的自限电荷存储。实现这一概念的两种值得注意的方法是纳米晶硅(nc-Si)作为大面积MOSFET中的浮动栅极(Tiwari等人,1996年)和通过电子束光刻在狭窄的SOI通道上定义的单个多晶硅点(Guo等人,1997年)。需要一种对单次充电敏感的器件,同时使用可扩展到VLSI的nc-Si点制造方法。本文报道了基于两种大面积沉积法形成nc-Si的单电子存储器件。为了使器件的有源区域对单个带电点敏感,通过电子束光刻薄(20 nm) SOI来定义窄通道(40 nm长,30 nm宽)。合成nc-Si的第一种方法是气相成核和脉冲源远程PECVD生长,形成8/spl plusmn/1 nm直径的nc-Si点(Ifuku et al., 1997)。第二种可扩展的nc-Si形成方法是沉积SiO/sub x/ (x<2)薄膜。该薄膜的退火产生高密度的3-8 nm的纳米硅点,通过SiO/sub - 2/隧道势垒相互隔离(Hamasaki et al., 1978)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Single electron memory utilizing nano-crystalline Si over short-channel silicon-on-insulator transistors
A promising approach for high density/low power consumption memory devices is to store a single charge in a nano-scale memory node, which affects electron transport in a nearby channel. Advantages of this design are room temperature operation and self limiting charge storage by Coulomb repulsion. Two notable approaches to this concept are nanocrystalline-Si (nc-Si) acting as a floating gate in a large area MOSFET (Tiwari et al., 1996) and a single polysilicon dot defined by e-beam lithography over a narrow SOI channel (Guo et al., 1997). A device which is sensitive to a single charge while using a method of nc-Si dot fabrication that is scalable to VLSI is required. Single electron memory devices based on two approaches of forming nc-Si with large area deposition processes are reported here. To make the active region of the device sensitive to a single charged dot, narrow channels (40 nm length by 30 nm width) are defined by e-beam lithography of thin (20 nm) SOI. The first approach for nc-Si synthesis is gas phase nucleation and growth by pulsed-source remote PECVD, which form 8/spl plusmn/1 nm diameter nc-Si dots (Ifuku et al., 1997). The second approach for scalable nc-Si formation is to deposit a thin film of SiO/sub x/ (x<2). Annealing of this film results in high density 3-8 nm nc-Si dots isolated from each other by a SiO/sub 2/ tunnel barrier (Hamasaki et al., 1978).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信