{"title":"预测不同PCB走线长度的SSN系统性能的一种简单且经济有效的新方法","authors":"C. Ang, Wei Wei Lo, M. Wong","doi":"10.1109/EDAPS.2010.5683031","DOIUrl":null,"url":null,"abstract":"High data rates, high clock speeds, and low power consumption are synonymous with advanced electronic devices. Consequently, simultaneous switching noise (SSN) is emerging as a critical side-effect of toggling signals within an electronic device because SSN affects signal integrity. Even minute changes in signal voltage in the order of a few millivolts can adversely affect the functioning of a circuit. A PCB typically forms the communication backbone between electronic components including field programmable gate array (FPGA) devices. Signal quality and SSN effects vary with PCB trace lengths. Traditionally, complex board models are used to simulate the SSN characteristics of electronic devices for different PCBs, which can be time consuming and expensive. This paper presents a cost-effective novel methodology for de-embedding the PCB trace effect to accurately characterize an FPGA device's intrinsic SSN characteristics. The methodology uses simple and fast measurement and simulation techniques to de-embed the PCB trace effect for different PCB trace lengths. The predicted SSN data for different PCB trace lengths and intrinsic SSN data obtained using this methodology will be useful to FPGA system designers.","PeriodicalId":185326,"journal":{"name":"2010 IEEE Electrical Design of Advanced Package & Systems Symposium","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A simple & cost-effective novel methodology for predicting SSN system performance for different PCB trace lengths\",\"authors\":\"C. Ang, Wei Wei Lo, M. Wong\",\"doi\":\"10.1109/EDAPS.2010.5683031\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High data rates, high clock speeds, and low power consumption are synonymous with advanced electronic devices. Consequently, simultaneous switching noise (SSN) is emerging as a critical side-effect of toggling signals within an electronic device because SSN affects signal integrity. Even minute changes in signal voltage in the order of a few millivolts can adversely affect the functioning of a circuit. A PCB typically forms the communication backbone between electronic components including field programmable gate array (FPGA) devices. Signal quality and SSN effects vary with PCB trace lengths. Traditionally, complex board models are used to simulate the SSN characteristics of electronic devices for different PCBs, which can be time consuming and expensive. This paper presents a cost-effective novel methodology for de-embedding the PCB trace effect to accurately characterize an FPGA device's intrinsic SSN characteristics. The methodology uses simple and fast measurement and simulation techniques to de-embed the PCB trace effect for different PCB trace lengths. The predicted SSN data for different PCB trace lengths and intrinsic SSN data obtained using this methodology will be useful to FPGA system designers.\",\"PeriodicalId\":185326,\"journal\":{\"name\":\"2010 IEEE Electrical Design of Advanced Package & Systems Symposium\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE Electrical Design of Advanced Package & Systems Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDAPS.2010.5683031\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE Electrical Design of Advanced Package & Systems Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDAPS.2010.5683031","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A simple & cost-effective novel methodology for predicting SSN system performance for different PCB trace lengths
High data rates, high clock speeds, and low power consumption are synonymous with advanced electronic devices. Consequently, simultaneous switching noise (SSN) is emerging as a critical side-effect of toggling signals within an electronic device because SSN affects signal integrity. Even minute changes in signal voltage in the order of a few millivolts can adversely affect the functioning of a circuit. A PCB typically forms the communication backbone between electronic components including field programmable gate array (FPGA) devices. Signal quality and SSN effects vary with PCB trace lengths. Traditionally, complex board models are used to simulate the SSN characteristics of electronic devices for different PCBs, which can be time consuming and expensive. This paper presents a cost-effective novel methodology for de-embedding the PCB trace effect to accurately characterize an FPGA device's intrinsic SSN characteristics. The methodology uses simple and fast measurement and simulation techniques to de-embed the PCB trace effect for different PCB trace lengths. The predicted SSN data for different PCB trace lengths and intrinsic SSN data obtained using this methodology will be useful to FPGA system designers.