在DRAM中使用双工作功能金属栅极降低GIDL

S. K. Gautam, S. Maheshwaram, S. Manhas, Arvind Kumar, S. Sherman, S. Jo
{"title":"在DRAM中使用双工作功能金属栅极降低GIDL","authors":"S. K. Gautam, S. Maheshwaram, S. Manhas, Arvind Kumar, S. Sherman, S. Jo","doi":"10.1109/IMW.2016.7495287","DOIUrl":null,"url":null,"abstract":"A novel work-function modulation technique for dual work-function (WF) metal gate for DRAM access device is investigated to minimize the leakage current in the access transistor. Gate Induced Drain Leakage (GIDL) is believed to be the most dominant off state leakage from storage node junction. Due to high doping in access device storage node side, lateral electric field near the storage node increases, which enhance the GIDL. Increased GIDL in DRAM puts limits on further scaling of DRAM cell. In this paper GIDL current dependence on gate metal work function has been investigated with TCAD simulation. A solution is proposed to minimize the GIDL current as well as possible fabrication techniques.","PeriodicalId":365759,"journal":{"name":"2016 IEEE 8th International Memory Workshop (IMW)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Reduction of GIDL Using Dual Work-Function Metal Gate in DRAM\",\"authors\":\"S. K. Gautam, S. Maheshwaram, S. Manhas, Arvind Kumar, S. Sherman, S. Jo\",\"doi\":\"10.1109/IMW.2016.7495287\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel work-function modulation technique for dual work-function (WF) metal gate for DRAM access device is investigated to minimize the leakage current in the access transistor. Gate Induced Drain Leakage (GIDL) is believed to be the most dominant off state leakage from storage node junction. Due to high doping in access device storage node side, lateral electric field near the storage node increases, which enhance the GIDL. Increased GIDL in DRAM puts limits on further scaling of DRAM cell. In this paper GIDL current dependence on gate metal work function has been investigated with TCAD simulation. A solution is proposed to minimize the GIDL current as well as possible fabrication techniques.\",\"PeriodicalId\":365759,\"journal\":{\"name\":\"2016 IEEE 8th International Memory Workshop (IMW)\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-05-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE 8th International Memory Workshop (IMW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMW.2016.7495287\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 8th International Memory Workshop (IMW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMW.2016.7495287","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

研究了一种用于DRAM存取器件的双工作功能(WF)金属栅极的工作功能调制技术,以减小存取晶体管的漏电流。栅极诱发漏漏(GIDL)被认为是存储节点结最主要的漏漏形式。由于接入器件存储节点侧掺杂较多,存储节点附近的侧向电场增大,使得GIDL增强。DRAM中GIDL的增加限制了DRAM单元的进一步扩展。本文采用TCAD仿真方法研究了GIDL电流对闸门金属功函数的依赖关系。提出了一种最小化GIDL电流的解决方案以及可能的制造技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Reduction of GIDL Using Dual Work-Function Metal Gate in DRAM
A novel work-function modulation technique for dual work-function (WF) metal gate for DRAM access device is investigated to minimize the leakage current in the access transistor. Gate Induced Drain Leakage (GIDL) is believed to be the most dominant off state leakage from storage node junction. Due to high doping in access device storage node side, lateral electric field near the storage node increases, which enhance the GIDL. Increased GIDL in DRAM puts limits on further scaling of DRAM cell. In this paper GIDL current dependence on gate metal work function has been investigated with TCAD simulation. A solution is proposed to minimize the GIDL current as well as possible fabrication techniques.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信