{"title":"功能块参数故障的CMOS自检电路设计规则","authors":"C. Metra, M. Favalli, P. Olivo, B. Riccò","doi":"10.1109/DFTVS.1993.595822","DOIUrl":null,"url":null,"abstract":"The authors investigate the detection of parametric bridging and delay faults in the functional block of self checking circuits (SCCS). As far as these faults are concerned, classical definitions are shown to become ambiguous, because they are entirely based on logic considerations. Thus, new definitions are here proposed to take care of the analogic and dynamic effects of such faults and to ensure that they do not produce any problem at system level. Moreover, rules aimed at the design of self checking circuits with combinational functional blocks satisfying these conditions are proposed.","PeriodicalId":213798,"journal":{"name":"Proceedings of 1993 IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems","volume":"29 2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-10-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Design rules for CMOS self checking circuits with parametric faults in the functional block\",\"authors\":\"C. Metra, M. Favalli, P. Olivo, B. Riccò\",\"doi\":\"10.1109/DFTVS.1993.595822\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The authors investigate the detection of parametric bridging and delay faults in the functional block of self checking circuits (SCCS). As far as these faults are concerned, classical definitions are shown to become ambiguous, because they are entirely based on logic considerations. Thus, new definitions are here proposed to take care of the analogic and dynamic effects of such faults and to ensure that they do not produce any problem at system level. Moreover, rules aimed at the design of self checking circuits with combinational functional blocks satisfying these conditions are proposed.\",\"PeriodicalId\":213798,\"journal\":{\"name\":\"Proceedings of 1993 IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems\",\"volume\":\"29 2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-10-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 1993 IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DFTVS.1993.595822\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 1993 IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFTVS.1993.595822","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design rules for CMOS self checking circuits with parametric faults in the functional block
The authors investigate the detection of parametric bridging and delay faults in the functional block of self checking circuits (SCCS). As far as these faults are concerned, classical definitions are shown to become ambiguous, because they are entirely based on logic considerations. Thus, new definitions are here proposed to take care of the analogic and dynamic effects of such faults and to ensure that they do not produce any problem at system level. Moreover, rules aimed at the design of self checking circuits with combinational functional blocks satisfying these conditions are proposed.