El-sedik Lamini, Rima Bellal, S. Tagzout, H. Belbachir, Adel Belouchrani
{"title":"带反馈的线性电路的增强位宽优化","authors":"El-sedik Lamini, Rima Bellal, S. Tagzout, H. Belbachir, Adel Belouchrani","doi":"10.1109/IDT.2014.7038607","DOIUrl":null,"url":null,"abstract":"Bit widths to accuracy trade offs require complex method development and testing. This paper presents a new process of incremental optimizations to get to reduced bit-widths compared to recently published results. Range and Precision improvements reach all the data path interconnections. More, a precision refinement is proposed even for input data. Detailed procedures and results of hardware implementations are provided to show the achieved improvements compared to existing optimization approaches. For illustration and to compare our work to existing results, different configurations of an IIR filter is used for tests and implementations. Depending on those different configurations, the proposed optimization techniques present an average of area reductions ranging from 17% to 30%.","PeriodicalId":122246,"journal":{"name":"2014 9th International Design and Test Symposium (IDT)","volume":"116 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Enhanced bit-width optimization for linear circuits with feedbacks\",\"authors\":\"El-sedik Lamini, Rima Bellal, S. Tagzout, H. Belbachir, Adel Belouchrani\",\"doi\":\"10.1109/IDT.2014.7038607\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Bit widths to accuracy trade offs require complex method development and testing. This paper presents a new process of incremental optimizations to get to reduced bit-widths compared to recently published results. Range and Precision improvements reach all the data path interconnections. More, a precision refinement is proposed even for input data. Detailed procedures and results of hardware implementations are provided to show the achieved improvements compared to existing optimization approaches. For illustration and to compare our work to existing results, different configurations of an IIR filter is used for tests and implementations. Depending on those different configurations, the proposed optimization techniques present an average of area reductions ranging from 17% to 30%.\",\"PeriodicalId\":122246,\"journal\":{\"name\":\"2014 9th International Design and Test Symposium (IDT)\",\"volume\":\"116 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 9th International Design and Test Symposium (IDT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IDT.2014.7038607\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 9th International Design and Test Symposium (IDT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDT.2014.7038607","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Enhanced bit-width optimization for linear circuits with feedbacks
Bit widths to accuracy trade offs require complex method development and testing. This paper presents a new process of incremental optimizations to get to reduced bit-widths compared to recently published results. Range and Precision improvements reach all the data path interconnections. More, a precision refinement is proposed even for input data. Detailed procedures and results of hardware implementations are provided to show the achieved improvements compared to existing optimization approaches. For illustration and to compare our work to existing results, different configurations of an IIR filter is used for tests and implementations. Depending on those different configurations, the proposed optimization techniques present an average of area reductions ranging from 17% to 30%.