通过系统级测试确保高速IO接口的质量

S. Abdennadher
{"title":"通过系统级测试确保高速IO接口的质量","authors":"S. Abdennadher","doi":"10.1109/DTS55284.2022.9809898","DOIUrl":null,"url":null,"abstract":"In new process nodes, high-speed IO interfaces marginality caused by analog defects are resulting in a noticeable increase in customer detectable defects per million. Performance variation and signal integrity degradation become greater as high-speed IO data rates increases. In addition, printed circuit board manufacturing and environmental variances can cause increase in channel loss, cross talk, and channel discontinuities which result in increased system noise, deteriorated jitter performance and signal eye closure. The lane margining feature can help system designers assess their design's performance variation tolerance early in the design and production cycle by obtaining margin information. The same feature can be used in production Test. This paper describes new methodology used on few products to screen for marginal IO defects using System Level Test (SLT) platform.","PeriodicalId":290904,"journal":{"name":"2022 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Ensuring Quality of High-Speed IO Interfaces through System Level Test\",\"authors\":\"S. Abdennadher\",\"doi\":\"10.1109/DTS55284.2022.9809898\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In new process nodes, high-speed IO interfaces marginality caused by analog defects are resulting in a noticeable increase in customer detectable defects per million. Performance variation and signal integrity degradation become greater as high-speed IO data rates increases. In addition, printed circuit board manufacturing and environmental variances can cause increase in channel loss, cross talk, and channel discontinuities which result in increased system noise, deteriorated jitter performance and signal eye closure. The lane margining feature can help system designers assess their design's performance variation tolerance early in the design and production cycle by obtaining margin information. The same feature can be used in production Test. This paper describes new methodology used on few products to screen for marginal IO defects using System Level Test (SLT) platform.\",\"PeriodicalId\":290904,\"journal\":{\"name\":\"2022 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-06-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DTS55284.2022.9809898\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTS55284.2022.9809898","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在新的工艺节点中,由模拟缺陷引起的高速IO接口边际性导致每百万客户可检测缺陷的显著增加。随着高速IO数据速率的增加,性能变化和信号完整性退化变得更大。此外,印刷电路板制造和环境差异会导致信道损耗、串扰和信道不连续的增加,从而导致系统噪声增加、抖动性能恶化和信号闭眼。车道裕度特征可以帮助系统设计者在设计和生产周期的早期通过获取裕度信息来评估其设计的性能变化容忍度。同样的特性也可以在生产测试中使用。本文描述了使用系统级测试(SLT)平台在少数产品中筛选边缘IO缺陷的新方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Ensuring Quality of High-Speed IO Interfaces through System Level Test
In new process nodes, high-speed IO interfaces marginality caused by analog defects are resulting in a noticeable increase in customer detectable defects per million. Performance variation and signal integrity degradation become greater as high-speed IO data rates increases. In addition, printed circuit board manufacturing and environmental variances can cause increase in channel loss, cross talk, and channel discontinuities which result in increased system noise, deteriorated jitter performance and signal eye closure. The lane margining feature can help system designers assess their design's performance variation tolerance early in the design and production cycle by obtaining margin information. The same feature can be used in production Test. This paper describes new methodology used on few products to screen for marginal IO defects using System Level Test (SLT) platform.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信