{"title":"通过系统级测试确保高速IO接口的质量","authors":"S. Abdennadher","doi":"10.1109/DTS55284.2022.9809898","DOIUrl":null,"url":null,"abstract":"In new process nodes, high-speed IO interfaces marginality caused by analog defects are resulting in a noticeable increase in customer detectable defects per million. Performance variation and signal integrity degradation become greater as high-speed IO data rates increases. In addition, printed circuit board manufacturing and environmental variances can cause increase in channel loss, cross talk, and channel discontinuities which result in increased system noise, deteriorated jitter performance and signal eye closure. The lane margining feature can help system designers assess their design's performance variation tolerance early in the design and production cycle by obtaining margin information. The same feature can be used in production Test. This paper describes new methodology used on few products to screen for marginal IO defects using System Level Test (SLT) platform.","PeriodicalId":290904,"journal":{"name":"2022 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Ensuring Quality of High-Speed IO Interfaces through System Level Test\",\"authors\":\"S. Abdennadher\",\"doi\":\"10.1109/DTS55284.2022.9809898\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In new process nodes, high-speed IO interfaces marginality caused by analog defects are resulting in a noticeable increase in customer detectable defects per million. Performance variation and signal integrity degradation become greater as high-speed IO data rates increases. In addition, printed circuit board manufacturing and environmental variances can cause increase in channel loss, cross talk, and channel discontinuities which result in increased system noise, deteriorated jitter performance and signal eye closure. The lane margining feature can help system designers assess their design's performance variation tolerance early in the design and production cycle by obtaining margin information. The same feature can be used in production Test. This paper describes new methodology used on few products to screen for marginal IO defects using System Level Test (SLT) platform.\",\"PeriodicalId\":290904,\"journal\":{\"name\":\"2022 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-06-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DTS55284.2022.9809898\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference on Design & Test of Integrated Micro & Nano-Systems (DTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTS55284.2022.9809898","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Ensuring Quality of High-Speed IO Interfaces through System Level Test
In new process nodes, high-speed IO interfaces marginality caused by analog defects are resulting in a noticeable increase in customer detectable defects per million. Performance variation and signal integrity degradation become greater as high-speed IO data rates increases. In addition, printed circuit board manufacturing and environmental variances can cause increase in channel loss, cross talk, and channel discontinuities which result in increased system noise, deteriorated jitter performance and signal eye closure. The lane margining feature can help system designers assess their design's performance variation tolerance early in the design and production cycle by obtaining margin information. The same feature can be used in production Test. This paper describes new methodology used on few products to screen for marginal IO defects using System Level Test (SLT) platform.