Shijie Chen, T. Yang, Xiang Li, Jian Yang, Liang Qi, Yong Wang
{"title":"GaAs制程中E/D模式逻辑单元与串联-并行接口,晶体管少,结构一致性好","authors":"Shijie Chen, T. Yang, Xiang Li, Jian Yang, Liang Qi, Yong Wang","doi":"10.1109/ASICON52560.2021.9620443","DOIUrl":null,"url":null,"abstract":"E/D mode logic cells and a series-to-parallel interface are reported in this work. The proposed logic cells present less transistor elements as well as better structure consistence as compared to other classical reports. With these logic cells, a series-to-parallel interface circuit is prototyped and post-simulated. It presents benefit on making targeted compromises for anti-interference capability, area and operating frequency of the transceiver according to transceiver design index.","PeriodicalId":233584,"journal":{"name":"2021 IEEE 14th International Conference on ASIC (ASICON)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"E/D Mode Logic Cells and Series-to-Parallel Interface with Less Transistors and Better Structure Consistence in GaAs Process\",\"authors\":\"Shijie Chen, T. Yang, Xiang Li, Jian Yang, Liang Qi, Yong Wang\",\"doi\":\"10.1109/ASICON52560.2021.9620443\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"E/D mode logic cells and a series-to-parallel interface are reported in this work. The proposed logic cells present less transistor elements as well as better structure consistence as compared to other classical reports. With these logic cells, a series-to-parallel interface circuit is prototyped and post-simulated. It presents benefit on making targeted compromises for anti-interference capability, area and operating frequency of the transceiver according to transceiver design index.\",\"PeriodicalId\":233584,\"journal\":{\"name\":\"2021 IEEE 14th International Conference on ASIC (ASICON)\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 14th International Conference on ASIC (ASICON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON52560.2021.9620443\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 14th International Conference on ASIC (ASICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON52560.2021.9620443","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
E/D Mode Logic Cells and Series-to-Parallel Interface with Less Transistors and Better Structure Consistence in GaAs Process
E/D mode logic cells and a series-to-parallel interface are reported in this work. The proposed logic cells present less transistor elements as well as better structure consistence as compared to other classical reports. With these logic cells, a series-to-parallel interface circuit is prototyped and post-simulated. It presents benefit on making targeted compromises for anti-interference capability, area and operating frequency of the transceiver according to transceiver design index.