V. Binet, F. Amiard, E. Allier, S. Valcin, A. Nagari
{"title":"一个完全集成的d类放大器在40nm CMOS具有动态级联码偏置和负载电流传感","authors":"V. Binet, F. Amiard, E. Allier, S. Valcin, A. Nagari","doi":"10.1109/ESSCIRC.2014.6942086","DOIUrl":null,"url":null,"abstract":"To address in the same time high efficiency, high output power and high complexity functions for Signal Processing systems, the partitioning tends to integrate in the same chip some functions of the digital (like DSP) and audio amplifiers (like Class-D) in a deep submicron technology. To fulfill high output power demand without compromising the device's reliability constraints, the amplifier power-stage use cascoded structure. In this paper a new design aimed to decrease the power stage consumption adapting the cascode bias of power stage branches during its switching is presented without impacting the MOS device's reliability. In addition, a fully integrated load current sensing, independent from any process, package or temperature spread, suitable for Class-D speaker protection systems, is explained. The circuit has been implemented in 40nm CMOS technology.","PeriodicalId":202377,"journal":{"name":"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)","volume":"56 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A fully integrated Class-D amplifier in 40nm CMOS with dynamic cascode bias and load current sensing\",\"authors\":\"V. Binet, F. Amiard, E. Allier, S. Valcin, A. Nagari\",\"doi\":\"10.1109/ESSCIRC.2014.6942086\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"To address in the same time high efficiency, high output power and high complexity functions for Signal Processing systems, the partitioning tends to integrate in the same chip some functions of the digital (like DSP) and audio amplifiers (like Class-D) in a deep submicron technology. To fulfill high output power demand without compromising the device's reliability constraints, the amplifier power-stage use cascoded structure. In this paper a new design aimed to decrease the power stage consumption adapting the cascode bias of power stage branches during its switching is presented without impacting the MOS device's reliability. In addition, a fully integrated load current sensing, independent from any process, package or temperature spread, suitable for Class-D speaker protection systems, is explained. The circuit has been implemented in 40nm CMOS technology.\",\"PeriodicalId\":202377,\"journal\":{\"name\":\"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)\",\"volume\":\"56 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2014.6942086\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2014 - 40th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2014.6942086","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A fully integrated Class-D amplifier in 40nm CMOS with dynamic cascode bias and load current sensing
To address in the same time high efficiency, high output power and high complexity functions for Signal Processing systems, the partitioning tends to integrate in the same chip some functions of the digital (like DSP) and audio amplifiers (like Class-D) in a deep submicron technology. To fulfill high output power demand without compromising the device's reliability constraints, the amplifier power-stage use cascoded structure. In this paper a new design aimed to decrease the power stage consumption adapting the cascode bias of power stage branches during its switching is presented without impacting the MOS device's reliability. In addition, a fully integrated load current sensing, independent from any process, package or temperature spread, suitable for Class-D speaker protection systems, is explained. The circuit has been implemented in 40nm CMOS technology.