分层电网分析的电网建模技术

N. Zhu, Han Young Koh
{"title":"分层电网分析的电网建模技术","authors":"N. Zhu, Han Young Koh","doi":"10.1109/ISQED.2001.915249","DOIUrl":null,"url":null,"abstract":"This paper presents a novel power grid modeling technique that can be used in hierarchical power network analysis of multi-million gate designs. The RC network of the power grid of a macro block is extracted and reduced by an AWE-based algorithm. The resulting model replaces the macro blocks during the top level power network analysis, this greatly reduces both memory and CPU time usage. Our experiments show that more than 90% of R's and C's in the original power network can be reduced with less than 10% loss in accuracy. Furthermore, the CPU time required for the power network analysis of full-chip designs is reduced by 10 to 100 times.","PeriodicalId":110117,"journal":{"name":"Proceedings of the IEEE 2001. 2nd International Symposium on Quality Electronic Design","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-03-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Power grid modeling technique for hierarchical power network analysis\",\"authors\":\"N. Zhu, Han Young Koh\",\"doi\":\"10.1109/ISQED.2001.915249\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a novel power grid modeling technique that can be used in hierarchical power network analysis of multi-million gate designs. The RC network of the power grid of a macro block is extracted and reduced by an AWE-based algorithm. The resulting model replaces the macro blocks during the top level power network analysis, this greatly reduces both memory and CPU time usage. Our experiments show that more than 90% of R's and C's in the original power network can be reduced with less than 10% loss in accuracy. Furthermore, the CPU time required for the power network analysis of full-chip designs is reduced by 10 to 100 times.\",\"PeriodicalId\":110117,\"journal\":{\"name\":\"Proceedings of the IEEE 2001. 2nd International Symposium on Quality Electronic Design\",\"volume\":\"51 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-03-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE 2001. 2nd International Symposium on Quality Electronic Design\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2001.915249\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2001. 2nd International Symposium on Quality Electronic Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2001.915249","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文提出了一种新的电网建模技术,可用于百万栅极设计的分层电网分析。采用基于awe的算法对宏块电网RC网络进行了提取和约简。生成的模型取代了顶层电力网络分析期间的宏块,这大大减少了内存和CPU时间的使用。我们的实验表明,在不超过10%的精度损失的情况下,可以减少原始电网中90%以上的R和C。此外,全芯片设计的电源网络分析所需的CPU时间减少了10到100倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Power grid modeling technique for hierarchical power network analysis
This paper presents a novel power grid modeling technique that can be used in hierarchical power network analysis of multi-million gate designs. The RC network of the power grid of a macro block is extracted and reduced by an AWE-based algorithm. The resulting model replaces the macro blocks during the top level power network analysis, this greatly reduces both memory and CPU time usage. Our experiments show that more than 90% of R's and C's in the original power network can be reduced with less than 10% loss in accuracy. Furthermore, the CPU time required for the power network analysis of full-chip designs is reduced by 10 to 100 times.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信