{"title":"二阶TDTL性能分析及FPGA实现","authors":"M. Al-Qutayri, S. Al-Araji, N. Al-Moosa","doi":"10.1109/MELCON.2006.1653151","DOIUrl":null,"url":null,"abstract":"This paper presents the architecture, and the mathematical and simulation models of the second order time delay tanlock loop (TDTL). It discusses the transformation of the loop blocks and their subsequent implementation on an FPGA prototype system. The real time results of the FPGA based TDTL system are in agreement with those obtained from simulation. Compared with the first order, the response of the second order loop converges to zero but with a restricted locking range","PeriodicalId":299928,"journal":{"name":"MELECON 2006 - 2006 IEEE Mediterranean Electrotechnical Conference","volume":"167 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-05-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Second order TDTL performance analysis and FPGA implementation\",\"authors\":\"M. Al-Qutayri, S. Al-Araji, N. Al-Moosa\",\"doi\":\"10.1109/MELCON.2006.1653151\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the architecture, and the mathematical and simulation models of the second order time delay tanlock loop (TDTL). It discusses the transformation of the loop blocks and their subsequent implementation on an FPGA prototype system. The real time results of the FPGA based TDTL system are in agreement with those obtained from simulation. Compared with the first order, the response of the second order loop converges to zero but with a restricted locking range\",\"PeriodicalId\":299928,\"journal\":{\"name\":\"MELECON 2006 - 2006 IEEE Mediterranean Electrotechnical Conference\",\"volume\":\"167 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-05-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"MELECON 2006 - 2006 IEEE Mediterranean Electrotechnical Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MELCON.2006.1653151\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"MELECON 2006 - 2006 IEEE Mediterranean Electrotechnical Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MELCON.2006.1653151","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Second order TDTL performance analysis and FPGA implementation
This paper presents the architecture, and the mathematical and simulation models of the second order time delay tanlock loop (TDTL). It discusses the transformation of the loop blocks and their subsequent implementation on an FPGA prototype system. The real time results of the FPGA based TDTL system are in agreement with those obtained from simulation. Compared with the first order, the response of the second order loop converges to zero but with a restricted locking range