MPI-2 RMA并行应用的高效FPGA覆盖

Mathieu Leonel Mba, R. C. G. N. Ewo, J. Denoulet, Paulin Melatagia Yonta, B. Granado
{"title":"MPI-2 RMA并行应用的高效FPGA覆盖","authors":"Mathieu Leonel Mba, R. C. G. N. Ewo, J. Denoulet, Paulin Melatagia Yonta, B. Granado","doi":"10.1109/NEWCAS52662.2022.9842139","DOIUrl":null,"url":null,"abstract":"Design productivity issues, including difficult hardware design and long compile times, are major barriers to the widespread adoption of FPGA-based accelerations in main-stream computing. Enabling virtualized execution of software and hardware tasks on FPGA platforms make them more accessible would to application developers accustomed to software API abstractions such as MPI and fast development cycles. In this work, we show that the MATIP platform provides a viable and efficient FPGA overlay architecture for the design of MPI parallel applications. We support this with a parallel model implementation of a feature extraction algorithm for tone language recognition, which is shown to be at least 7 times more efficient than a C++ MPI-2 RMA implementation of the same parallel model on a CPU and almost 3 times more efficient than a naive FPGA IP implementation.","PeriodicalId":198335,"journal":{"name":"2022 20th IEEE Interregional NEWCAS Conference (NEWCAS)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An efficient FPGA overlay for MPI-2 RMA parallel applications\",\"authors\":\"Mathieu Leonel Mba, R. C. G. N. Ewo, J. Denoulet, Paulin Melatagia Yonta, B. Granado\",\"doi\":\"10.1109/NEWCAS52662.2022.9842139\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Design productivity issues, including difficult hardware design and long compile times, are major barriers to the widespread adoption of FPGA-based accelerations in main-stream computing. Enabling virtualized execution of software and hardware tasks on FPGA platforms make them more accessible would to application developers accustomed to software API abstractions such as MPI and fast development cycles. In this work, we show that the MATIP platform provides a viable and efficient FPGA overlay architecture for the design of MPI parallel applications. We support this with a parallel model implementation of a feature extraction algorithm for tone language recognition, which is shown to be at least 7 times more efficient than a C++ MPI-2 RMA implementation of the same parallel model on a CPU and almost 3 times more efficient than a naive FPGA IP implementation.\",\"PeriodicalId\":198335,\"journal\":{\"name\":\"2022 20th IEEE Interregional NEWCAS Conference (NEWCAS)\",\"volume\":\"20 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-06-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 20th IEEE Interregional NEWCAS Conference (NEWCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NEWCAS52662.2022.9842139\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 20th IEEE Interregional NEWCAS Conference (NEWCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NEWCAS52662.2022.9842139","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

设计效率问题,包括硬件设计困难和编译时间长,是在主流计算中广泛采用基于fpga的加速的主要障碍。在FPGA平台上启用软件和硬件任务的虚拟化执行使它们更容易被习惯于软件API抽象(如MPI和快速开发周期)的应用程序开发人员访问。在这项工作中,我们证明了MATIP平台为MPI并行应用的设计提供了一种可行且高效的FPGA覆盖架构。我们通过音调语言识别特征提取算法的并行模型实现来支持这一点,该算法的效率至少是CPU上相同并行模型的c++ MPI-2 RMA实现的7倍,几乎是原始FPGA IP实现的3倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An efficient FPGA overlay for MPI-2 RMA parallel applications
Design productivity issues, including difficult hardware design and long compile times, are major barriers to the widespread adoption of FPGA-based accelerations in main-stream computing. Enabling virtualized execution of software and hardware tasks on FPGA platforms make them more accessible would to application developers accustomed to software API abstractions such as MPI and fast development cycles. In this work, we show that the MATIP platform provides a viable and efficient FPGA overlay architecture for the design of MPI parallel applications. We support this with a parallel model implementation of a feature extraction algorithm for tone language recognition, which is shown to be at least 7 times more efficient than a C++ MPI-2 RMA implementation of the same parallel model on a CPU and almost 3 times more efficient than a naive FPGA IP implementation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信