{"title":"用绝热技术设计低功耗CMOS逻辑电路","authors":"Saurav Dixit, R. Khatri, D. Mishra","doi":"10.1109/IEMENTech48150.2019.8981316","DOIUrl":null,"url":null,"abstract":"In VLSI design the role of power consumption is an important concern in our life. The requirement for power reducing techniques is increasing day by day. This paper required CMOS logic family and this technique is called as ADIABATIC switch. The word “adiabatic” is described to conserve energy by the circuit. The adiabatic logic circuit reduces energy in dramatically form. The adiabatic switching and the conventional CMOS logic family are compared to the power dissipation of various parameters. Many research it's to be done by using the adiabatic switching principle. It technique proposed to designs and simulated at 180nm technology by using the Cadence tool.","PeriodicalId":243805,"journal":{"name":"2019 3rd International Conference on Electronics, Materials Engineering & Nano-Technology (IEMENTech)","volume":"96 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of Low Power circuit with CMOS Logic using adiabatic technique\",\"authors\":\"Saurav Dixit, R. Khatri, D. Mishra\",\"doi\":\"10.1109/IEMENTech48150.2019.8981316\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In VLSI design the role of power consumption is an important concern in our life. The requirement for power reducing techniques is increasing day by day. This paper required CMOS logic family and this technique is called as ADIABATIC switch. The word “adiabatic” is described to conserve energy by the circuit. The adiabatic logic circuit reduces energy in dramatically form. The adiabatic switching and the conventional CMOS logic family are compared to the power dissipation of various parameters. Many research it's to be done by using the adiabatic switching principle. It technique proposed to designs and simulated at 180nm technology by using the Cadence tool.\",\"PeriodicalId\":243805,\"journal\":{\"name\":\"2019 3rd International Conference on Electronics, Materials Engineering & Nano-Technology (IEMENTech)\",\"volume\":\"96 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 3rd International Conference on Electronics, Materials Engineering & Nano-Technology (IEMENTech)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMENTech48150.2019.8981316\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 3rd International Conference on Electronics, Materials Engineering & Nano-Technology (IEMENTech)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMENTech48150.2019.8981316","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Low Power circuit with CMOS Logic using adiabatic technique
In VLSI design the role of power consumption is an important concern in our life. The requirement for power reducing techniques is increasing day by day. This paper required CMOS logic family and this technique is called as ADIABATIC switch. The word “adiabatic” is described to conserve energy by the circuit. The adiabatic logic circuit reduces energy in dramatically form. The adiabatic switching and the conventional CMOS logic family are compared to the power dissipation of various parameters. Many research it's to be done by using the adiabatic switching principle. It technique proposed to designs and simulated at 180nm technology by using the Cadence tool.