用绝热技术设计低功耗CMOS逻辑电路

Saurav Dixit, R. Khatri, D. Mishra
{"title":"用绝热技术设计低功耗CMOS逻辑电路","authors":"Saurav Dixit, R. Khatri, D. Mishra","doi":"10.1109/IEMENTech48150.2019.8981316","DOIUrl":null,"url":null,"abstract":"In VLSI design the role of power consumption is an important concern in our life. The requirement for power reducing techniques is increasing day by day. This paper required CMOS logic family and this technique is called as ADIABATIC switch. The word “adiabatic” is described to conserve energy by the circuit. The adiabatic logic circuit reduces energy in dramatically form. The adiabatic switching and the conventional CMOS logic family are compared to the power dissipation of various parameters. Many research it's to be done by using the adiabatic switching principle. It technique proposed to designs and simulated at 180nm technology by using the Cadence tool.","PeriodicalId":243805,"journal":{"name":"2019 3rd International Conference on Electronics, Materials Engineering & Nano-Technology (IEMENTech)","volume":"96 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of Low Power circuit with CMOS Logic using adiabatic technique\",\"authors\":\"Saurav Dixit, R. Khatri, D. Mishra\",\"doi\":\"10.1109/IEMENTech48150.2019.8981316\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In VLSI design the role of power consumption is an important concern in our life. The requirement for power reducing techniques is increasing day by day. This paper required CMOS logic family and this technique is called as ADIABATIC switch. The word “adiabatic” is described to conserve energy by the circuit. The adiabatic logic circuit reduces energy in dramatically form. The adiabatic switching and the conventional CMOS logic family are compared to the power dissipation of various parameters. Many research it's to be done by using the adiabatic switching principle. It technique proposed to designs and simulated at 180nm technology by using the Cadence tool.\",\"PeriodicalId\":243805,\"journal\":{\"name\":\"2019 3rd International Conference on Electronics, Materials Engineering & Nano-Technology (IEMENTech)\",\"volume\":\"96 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 3rd International Conference on Electronics, Materials Engineering & Nano-Technology (IEMENTech)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMENTech48150.2019.8981316\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 3rd International Conference on Electronics, Materials Engineering & Nano-Technology (IEMENTech)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMENTech48150.2019.8981316","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在VLSI设计中,功耗的作用是我们生活中的一个重要问题。对节能技术的要求日益提高。本文需要CMOS逻辑族,这种技术被称为绝热开关。“绝热”这个词是电路用来节约能量的。绝热逻辑电路以显著的形式减少能量。比较了绝热开关和传统CMOS逻辑系列在不同参数下的功耗。很多研究都是用绝热交换原理来完成的。提出了利用Cadence工具在180nm工艺下进行设计和仿真的方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of Low Power circuit with CMOS Logic using adiabatic technique
In VLSI design the role of power consumption is an important concern in our life. The requirement for power reducing techniques is increasing day by day. This paper required CMOS logic family and this technique is called as ADIABATIC switch. The word “adiabatic” is described to conserve energy by the circuit. The adiabatic logic circuit reduces energy in dramatically form. The adiabatic switching and the conventional CMOS logic family are compared to the power dissipation of various parameters. Many research it's to be done by using the adiabatic switching principle. It technique proposed to designs and simulated at 180nm technology by using the Cadence tool.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信