片上静电放电保护设计的系统工程方法

J. Eaton, R. Horner
{"title":"片上静电放电保护设计的系统工程方法","authors":"J. Eaton, R. Horner","doi":"10.1109/IRWS.1995.493570","DOIUrl":null,"url":null,"abstract":"Customer demands for increased ESD protection of CMOS integrated circuit chips and for process enhancements that increase performance but weaken transistors combine to create an important engineering challenge for chip designers. Our objective was to find a common protection solution applicable to the majority of our custom and semicustom chips, using a high profile chip as a design vehicle. This paper describes the development of a technique for quantitative prediction of chip survival (and failure) when stressed according to the Human Body Model. It also describes the development of a design review process to screen weak designs. Careful analyses of successful, unsuccessful and enhanced chip layouts as systems of current paths plus utilization of normal circuit components provide the key ingredients.","PeriodicalId":355898,"journal":{"name":"IEEE 1995 International Integrated Reliability Workshop. Final Report","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A system engineering approach to the design of on-chip electrostatic discharge protection\",\"authors\":\"J. Eaton, R. Horner\",\"doi\":\"10.1109/IRWS.1995.493570\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Customer demands for increased ESD protection of CMOS integrated circuit chips and for process enhancements that increase performance but weaken transistors combine to create an important engineering challenge for chip designers. Our objective was to find a common protection solution applicable to the majority of our custom and semicustom chips, using a high profile chip as a design vehicle. This paper describes the development of a technique for quantitative prediction of chip survival (and failure) when stressed according to the Human Body Model. It also describes the development of a design review process to screen weak designs. Careful analyses of successful, unsuccessful and enhanced chip layouts as systems of current paths plus utilization of normal circuit components provide the key ingredients.\",\"PeriodicalId\":355898,\"journal\":{\"name\":\"IEEE 1995 International Integrated Reliability Workshop. Final Report\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-10-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE 1995 International Integrated Reliability Workshop. Final Report\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRWS.1995.493570\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE 1995 International Integrated Reliability Workshop. Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRWS.1995.493570","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

客户要求提高CMOS集成电路芯片的ESD保护,以及提高性能但削弱晶体管组合的工艺改进,这对芯片设计师来说是一个重要的工程挑战。我们的目标是找到一种通用的保护解决方案,适用于我们的大多数定制和半定制芯片,使用高端芯片作为设计工具。本文描述了一种根据人体模型定量预测芯片在受到压力时存活(和失效)的技术的发展。它还描述了设计审查过程的发展,以筛选薄弱的设计。仔细分析成功、不成功和增强的芯片布局,作为电流路径系统加上正常电路元件的利用,提供了关键成分。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A system engineering approach to the design of on-chip electrostatic discharge protection
Customer demands for increased ESD protection of CMOS integrated circuit chips and for process enhancements that increase performance but weaken transistors combine to create an important engineering challenge for chip designers. Our objective was to find a common protection solution applicable to the majority of our custom and semicustom chips, using a high profile chip as a design vehicle. This paper describes the development of a technique for quantitative prediction of chip survival (and failure) when stressed according to the Human Body Model. It also describes the development of a design review process to screen weak designs. Careful analyses of successful, unsuccessful and enhanced chip layouts as systems of current paths plus utilization of normal circuit components provide the key ingredients.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信