{"title":"片上静电放电保护设计的系统工程方法","authors":"J. Eaton, R. Horner","doi":"10.1109/IRWS.1995.493570","DOIUrl":null,"url":null,"abstract":"Customer demands for increased ESD protection of CMOS integrated circuit chips and for process enhancements that increase performance but weaken transistors combine to create an important engineering challenge for chip designers. Our objective was to find a common protection solution applicable to the majority of our custom and semicustom chips, using a high profile chip as a design vehicle. This paper describes the development of a technique for quantitative prediction of chip survival (and failure) when stressed according to the Human Body Model. It also describes the development of a design review process to screen weak designs. Careful analyses of successful, unsuccessful and enhanced chip layouts as systems of current paths plus utilization of normal circuit components provide the key ingredients.","PeriodicalId":355898,"journal":{"name":"IEEE 1995 International Integrated Reliability Workshop. Final Report","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A system engineering approach to the design of on-chip electrostatic discharge protection\",\"authors\":\"J. Eaton, R. Horner\",\"doi\":\"10.1109/IRWS.1995.493570\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Customer demands for increased ESD protection of CMOS integrated circuit chips and for process enhancements that increase performance but weaken transistors combine to create an important engineering challenge for chip designers. Our objective was to find a common protection solution applicable to the majority of our custom and semicustom chips, using a high profile chip as a design vehicle. This paper describes the development of a technique for quantitative prediction of chip survival (and failure) when stressed according to the Human Body Model. It also describes the development of a design review process to screen weak designs. Careful analyses of successful, unsuccessful and enhanced chip layouts as systems of current paths plus utilization of normal circuit components provide the key ingredients.\",\"PeriodicalId\":355898,\"journal\":{\"name\":\"IEEE 1995 International Integrated Reliability Workshop. Final Report\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-10-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE 1995 International Integrated Reliability Workshop. Final Report\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRWS.1995.493570\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE 1995 International Integrated Reliability Workshop. Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRWS.1995.493570","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A system engineering approach to the design of on-chip electrostatic discharge protection
Customer demands for increased ESD protection of CMOS integrated circuit chips and for process enhancements that increase performance but weaken transistors combine to create an important engineering challenge for chip designers. Our objective was to find a common protection solution applicable to the majority of our custom and semicustom chips, using a high profile chip as a design vehicle. This paper describes the development of a technique for quantitative prediction of chip survival (and failure) when stressed according to the Human Body Model. It also describes the development of a design review process to screen weak designs. Careful analyses of successful, unsuccessful and enhanced chip layouts as systems of current paths plus utilization of normal circuit components provide the key ingredients.