A. Grill, J. Michl, J. Diaz-Fortuny, A. Beckers, E. Bury, A. Chasin, T. Grasser, M. Waltl, B. Kaczer, K. De Greve
{"title":"基于晶体管阵列的低温CMOS变异性和可靠性综合评估","authors":"A. Grill, J. Michl, J. Diaz-Fortuny, A. Beckers, E. Bury, A. Chasin, T. Grasser, M. Waltl, B. Kaczer, K. De Greve","doi":"10.1109/EDTM55494.2023.10102937","DOIUrl":null,"url":null,"abstract":"Integrating CMOS circuits and qubits at cryogenic temperatures requires high-frequency operation in the GHz range together with ultra-low power consumption and very low noise figures. One approach to reduce power consumption is to optimize circuits towards operation at lower supply voltages. However, this reduces the tolerable margins on device-to-device variations and parameter degradation. In this study, we present a comprehensive overview on the time-zero performance, variability, and reliability of a 28 nm bulk CMOS technology using thousands of transistors measured from room temperature down to 4 K. Moreover, we present a quantum-mechanical extension of the nonradiative multiphonon (NMP) model derived from bias temperature instability (BTI) measurements on long-channel transistors of the same technology to explain charge trapping kinetics at cryogenic temperatures.","PeriodicalId":418413,"journal":{"name":"2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-03-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Comprehensive Cryogenic CMOS Variability and Reliability Assessment using Transistor Arrays\",\"authors\":\"A. Grill, J. Michl, J. Diaz-Fortuny, A. Beckers, E. Bury, A. Chasin, T. Grasser, M. Waltl, B. Kaczer, K. De Greve\",\"doi\":\"10.1109/EDTM55494.2023.10102937\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Integrating CMOS circuits and qubits at cryogenic temperatures requires high-frequency operation in the GHz range together with ultra-low power consumption and very low noise figures. One approach to reduce power consumption is to optimize circuits towards operation at lower supply voltages. However, this reduces the tolerable margins on device-to-device variations and parameter degradation. In this study, we present a comprehensive overview on the time-zero performance, variability, and reliability of a 28 nm bulk CMOS technology using thousands of transistors measured from room temperature down to 4 K. Moreover, we present a quantum-mechanical extension of the nonradiative multiphonon (NMP) model derived from bias temperature instability (BTI) measurements on long-channel transistors of the same technology to explain charge trapping kinetics at cryogenic temperatures.\",\"PeriodicalId\":418413,\"journal\":{\"name\":\"2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-03-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDTM55494.2023.10102937\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDTM55494.2023.10102937","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Comprehensive Cryogenic CMOS Variability and Reliability Assessment using Transistor Arrays
Integrating CMOS circuits and qubits at cryogenic temperatures requires high-frequency operation in the GHz range together with ultra-low power consumption and very low noise figures. One approach to reduce power consumption is to optimize circuits towards operation at lower supply voltages. However, this reduces the tolerable margins on device-to-device variations and parameter degradation. In this study, we present a comprehensive overview on the time-zero performance, variability, and reliability of a 28 nm bulk CMOS technology using thousands of transistors measured from room temperature down to 4 K. Moreover, we present a quantum-mechanical extension of the nonradiative multiphonon (NMP) model derived from bias temperature instability (BTI) measurements on long-channel transistors of the same technology to explain charge trapping kinetics at cryogenic temperatures.