{"title":"一个12位800MS/s的流水线A/D转换器","authors":"Haoran Wang, Fule Li","doi":"10.1109/ASICON52560.2021.9620237","DOIUrl":null,"url":null,"abstract":"Pipelined A/D converter is widely used in high speed applications. In this paper, a 12-bit 800-Msample/s pipelined ADC with a differential input voltage of 1.6Vpp implemented in a 55-nm LL CMOS process is presented. For the purpose of obtaining fine performance with high frequencies input, a SHA with a flip-around structure is employed in the front-end of the pipelined ADC. This design is finished with comprehensive consideration includes speed, parasitic, area, and the distribution in the voltage domain. To shift the different levels of voltage, a level-shift data flip-flop (LSDFF) is used. Under the low-voltage supply of 1.5V, this pipelined ADC achieves about 64.8dB of SNDR with 1496MHz input at 800MS/s.","PeriodicalId":233584,"journal":{"name":"2021 IEEE 14th International Conference on ASIC (ASICON)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 12-bit 800MS/s pipelined A/D converter\",\"authors\":\"Haoran Wang, Fule Li\",\"doi\":\"10.1109/ASICON52560.2021.9620237\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Pipelined A/D converter is widely used in high speed applications. In this paper, a 12-bit 800-Msample/s pipelined ADC with a differential input voltage of 1.6Vpp implemented in a 55-nm LL CMOS process is presented. For the purpose of obtaining fine performance with high frequencies input, a SHA with a flip-around structure is employed in the front-end of the pipelined ADC. This design is finished with comprehensive consideration includes speed, parasitic, area, and the distribution in the voltage domain. To shift the different levels of voltage, a level-shift data flip-flop (LSDFF) is used. Under the low-voltage supply of 1.5V, this pipelined ADC achieves about 64.8dB of SNDR with 1496MHz input at 800MS/s.\",\"PeriodicalId\":233584,\"journal\":{\"name\":\"2021 IEEE 14th International Conference on ASIC (ASICON)\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 14th International Conference on ASIC (ASICON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON52560.2021.9620237\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 14th International Conference on ASIC (ASICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON52560.2021.9620237","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Pipelined A/D converter is widely used in high speed applications. In this paper, a 12-bit 800-Msample/s pipelined ADC with a differential input voltage of 1.6Vpp implemented in a 55-nm LL CMOS process is presented. For the purpose of obtaining fine performance with high frequencies input, a SHA with a flip-around structure is employed in the front-end of the pipelined ADC. This design is finished with comprehensive consideration includes speed, parasitic, area, and the distribution in the voltage domain. To shift the different levels of voltage, a level-shift data flip-flop (LSDFF) is used. Under the low-voltage supply of 1.5V, this pipelined ADC achieves about 64.8dB of SNDR with 1496MHz input at 800MS/s.