三维成像仪的高分辨率和帧率图像信号处理器阵列设计

Chang-Hsin Cheng, Hsien-Ching Hsieh, T. Fan, Wei-Xiang Tang, Chung-Kai Liu, Po-Han Huang
{"title":"三维成像仪的高分辨率和帧率图像信号处理器阵列设计","authors":"Chang-Hsin Cheng, Hsien-Ching Hsieh, T. Fan, Wei-Xiang Tang, Chung-Kai Liu, Po-Han Huang","doi":"10.1109/ISPACS.2012.6473588","DOIUrl":null,"url":null,"abstract":"This paper presents a high resolution and frame rate image signal processor (ISP) array design for three-dimensional (3-D) imager. Based on the through-silicon via (TSV) technology, the short connections of the 3-D integrated circuit (IC) can improve the performance and density. Hence, the 3-D imager is the best solution for high throughput image capture or video recorder applications. The proposed ISP array is based on high resolution CMOS image sensor (CIS) and analog-to-digital converter (ADC) array to achieve three mega pixels (2048×1536) at 100 frames per second in 3-D imager. The architectural simulation results show the proposed design costs area 9000× 7000 μm2, average power 0.79 W and throughput 6.93 bps to verify the feasibility of high resolution and frame rate application for 3-D imager.","PeriodicalId":158744,"journal":{"name":"2012 International Symposium on Intelligent Signal Processing and Communications Systems","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"High resolution and frame rate image signal processor array design for 3-D imager\",\"authors\":\"Chang-Hsin Cheng, Hsien-Ching Hsieh, T. Fan, Wei-Xiang Tang, Chung-Kai Liu, Po-Han Huang\",\"doi\":\"10.1109/ISPACS.2012.6473588\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a high resolution and frame rate image signal processor (ISP) array design for three-dimensional (3-D) imager. Based on the through-silicon via (TSV) technology, the short connections of the 3-D integrated circuit (IC) can improve the performance and density. Hence, the 3-D imager is the best solution for high throughput image capture or video recorder applications. The proposed ISP array is based on high resolution CMOS image sensor (CIS) and analog-to-digital converter (ADC) array to achieve three mega pixels (2048×1536) at 100 frames per second in 3-D imager. The architectural simulation results show the proposed design costs area 9000× 7000 μm2, average power 0.79 W and throughput 6.93 bps to verify the feasibility of high resolution and frame rate application for 3-D imager.\",\"PeriodicalId\":158744,\"journal\":{\"name\":\"2012 International Symposium on Intelligent Signal Processing and Communications Systems\",\"volume\":\"35 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 International Symposium on Intelligent Signal Processing and Communications Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISPACS.2012.6473588\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Symposium on Intelligent Signal Processing and Communications Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2012.6473588","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

提出了一种用于三维成像仪的高分辨率、高帧率图像信号处理器阵列设计。基于硅通孔(TSV)技术的三维集成电路(IC)的短连接可以提高其性能和密度。因此,3d成像仪是高通量图像捕获或视频录制应用的最佳解决方案。该ISP阵列基于高分辨率CMOS图像传感器(CIS)和模数转换器(ADC)阵列,可在3d成像仪中实现每秒100帧的三百万像素(2048×1536)。架构仿真结果表明,所提出的设计成本为9000× 7000 μm2,平均功耗为0.79 W,吞吐量为6.93 bps,验证了高分辨率和帧率应用于三维成像仪的可行性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High resolution and frame rate image signal processor array design for 3-D imager
This paper presents a high resolution and frame rate image signal processor (ISP) array design for three-dimensional (3-D) imager. Based on the through-silicon via (TSV) technology, the short connections of the 3-D integrated circuit (IC) can improve the performance and density. Hence, the 3-D imager is the best solution for high throughput image capture or video recorder applications. The proposed ISP array is based on high resolution CMOS image sensor (CIS) and analog-to-digital converter (ADC) array to achieve three mega pixels (2048×1536) at 100 frames per second in 3-D imager. The architectural simulation results show the proposed design costs area 9000× 7000 μm2, average power 0.79 W and throughput 6.93 bps to verify the feasibility of high resolution and frame rate application for 3-D imager.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信