Kaustubh Jogalekar, A. Gunjal, Shruti Sonawane, D. Sonawane
{"title":"PID体系结构在直流电机速度控制中的FPGA实现","authors":"Kaustubh Jogalekar, A. Gunjal, Shruti Sonawane, D. Sonawane","doi":"10.1109/CCUBE.2013.6718557","DOIUrl":null,"url":null,"abstract":"This paper deals with the hardware implementation of customized Proportional-Integral-Derivative (PID) architecture using FPGA for the speed control of permanent magnet DC motor. This architecture is embedded in FPGA using Verilog to implement speed control loop. Controller design, synthesis and analysis are completed by Xilinx ISE software and chipscope tool. Real time interface of this architecture with DC motor is demonstrated successfully, under dynamic load conditions. Re-configurability, high degree of parallelism, robustness of solution and DSP capability, these features of FPGA are explored to design the customized PID architecture. Further, closed loop system is simulated using MATLAB Simulink. Comparison of simulation results with the experimental results shows the efficacy of the proposed PID design.","PeriodicalId":194102,"journal":{"name":"2013 International conference on Circuits, Controls and Communications (CCUBE)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Implementation of PID architecture in FPGA for DC motor speed control\",\"authors\":\"Kaustubh Jogalekar, A. Gunjal, Shruti Sonawane, D. Sonawane\",\"doi\":\"10.1109/CCUBE.2013.6718557\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper deals with the hardware implementation of customized Proportional-Integral-Derivative (PID) architecture using FPGA for the speed control of permanent magnet DC motor. This architecture is embedded in FPGA using Verilog to implement speed control loop. Controller design, synthesis and analysis are completed by Xilinx ISE software and chipscope tool. Real time interface of this architecture with DC motor is demonstrated successfully, under dynamic load conditions. Re-configurability, high degree of parallelism, robustness of solution and DSP capability, these features of FPGA are explored to design the customized PID architecture. Further, closed loop system is simulated using MATLAB Simulink. Comparison of simulation results with the experimental results shows the efficacy of the proposed PID design.\",\"PeriodicalId\":194102,\"journal\":{\"name\":\"2013 International conference on Circuits, Controls and Communications (CCUBE)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 International conference on Circuits, Controls and Communications (CCUBE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CCUBE.2013.6718557\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International conference on Circuits, Controls and Communications (CCUBE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCUBE.2013.6718557","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Implementation of PID architecture in FPGA for DC motor speed control
This paper deals with the hardware implementation of customized Proportional-Integral-Derivative (PID) architecture using FPGA for the speed control of permanent magnet DC motor. This architecture is embedded in FPGA using Verilog to implement speed control loop. Controller design, synthesis and analysis are completed by Xilinx ISE software and chipscope tool. Real time interface of this architecture with DC motor is demonstrated successfully, under dynamic load conditions. Re-configurability, high degree of parallelism, robustness of solution and DSP capability, these features of FPGA are explored to design the customized PID architecture. Further, closed loop system is simulated using MATLAB Simulink. Comparison of simulation results with the experimental results shows the efficacy of the proposed PID design.