PID体系结构在直流电机速度控制中的FPGA实现

Kaustubh Jogalekar, A. Gunjal, Shruti Sonawane, D. Sonawane
{"title":"PID体系结构在直流电机速度控制中的FPGA实现","authors":"Kaustubh Jogalekar, A. Gunjal, Shruti Sonawane, D. Sonawane","doi":"10.1109/CCUBE.2013.6718557","DOIUrl":null,"url":null,"abstract":"This paper deals with the hardware implementation of customized Proportional-Integral-Derivative (PID) architecture using FPGA for the speed control of permanent magnet DC motor. This architecture is embedded in FPGA using Verilog to implement speed control loop. Controller design, synthesis and analysis are completed by Xilinx ISE software and chipscope tool. Real time interface of this architecture with DC motor is demonstrated successfully, under dynamic load conditions. Re-configurability, high degree of parallelism, robustness of solution and DSP capability, these features of FPGA are explored to design the customized PID architecture. Further, closed loop system is simulated using MATLAB Simulink. Comparison of simulation results with the experimental results shows the efficacy of the proposed PID design.","PeriodicalId":194102,"journal":{"name":"2013 International conference on Circuits, Controls and Communications (CCUBE)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Implementation of PID architecture in FPGA for DC motor speed control\",\"authors\":\"Kaustubh Jogalekar, A. Gunjal, Shruti Sonawane, D. Sonawane\",\"doi\":\"10.1109/CCUBE.2013.6718557\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper deals with the hardware implementation of customized Proportional-Integral-Derivative (PID) architecture using FPGA for the speed control of permanent magnet DC motor. This architecture is embedded in FPGA using Verilog to implement speed control loop. Controller design, synthesis and analysis are completed by Xilinx ISE software and chipscope tool. Real time interface of this architecture with DC motor is demonstrated successfully, under dynamic load conditions. Re-configurability, high degree of parallelism, robustness of solution and DSP capability, these features of FPGA are explored to design the customized PID architecture. Further, closed loop system is simulated using MATLAB Simulink. Comparison of simulation results with the experimental results shows the efficacy of the proposed PID design.\",\"PeriodicalId\":194102,\"journal\":{\"name\":\"2013 International conference on Circuits, Controls and Communications (CCUBE)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 International conference on Circuits, Controls and Communications (CCUBE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CCUBE.2013.6718557\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International conference on Circuits, Controls and Communications (CCUBE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCUBE.2013.6718557","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文研究了用FPGA实现自定义比例-积分-导数(PID)体系结构对永磁直流电动机速度控制的硬件实现。该架构采用Verilog嵌入FPGA实现速度控制回路。控制器的设计、合成和分析由赛灵思ISE软件和chipscope工具完成。在动态负载条件下,成功地演示了该结构与直流电机的实时接口。利用FPGA的可重构性、高度并行性、鲁棒性和DSP能力等特点,设计定制化PID体系结构。利用MATLAB Simulink对闭环系统进行了仿真。仿真结果与实验结果的比较表明了所提PID设计的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Implementation of PID architecture in FPGA for DC motor speed control
This paper deals with the hardware implementation of customized Proportional-Integral-Derivative (PID) architecture using FPGA for the speed control of permanent magnet DC motor. This architecture is embedded in FPGA using Verilog to implement speed control loop. Controller design, synthesis and analysis are completed by Xilinx ISE software and chipscope tool. Real time interface of this architecture with DC motor is demonstrated successfully, under dynamic load conditions. Re-configurability, high degree of parallelism, robustness of solution and DSP capability, these features of FPGA are explored to design the customized PID architecture. Further, closed loop system is simulated using MATLAB Simulink. Comparison of simulation results with the experimental results shows the efficacy of the proposed PID design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信