{"title":"基于直接sigma-delta位流处理的内容寻址存储器的FPGA实现","authors":"Romanov Alexey, Romanov Mikhail","doi":"10.1109/EICONRUSNW.2016.7448184","DOIUrl":null,"url":null,"abstract":"The article introduces a novel architecture for content-addressed memory implementation on FPGA. An opportunity of significant memory size reduction by using linear interpolation implemented with direct sigma-delta bitstream processing is demonstrated. The influence of introduced architecture parameters on approximation accuracy of nonlinearity stored in content-addressed memory and amount of resources required for its FPGA implementation are analyzed.","PeriodicalId":262452,"journal":{"name":"2016 IEEE NW Russia Young Researchers in Electrical and Electronic Engineering Conference (EIConRusNW)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"FPGA based implementation of content-addressed memory based on using direct sigma-delta bitstream processing\",\"authors\":\"Romanov Alexey, Romanov Mikhail\",\"doi\":\"10.1109/EICONRUSNW.2016.7448184\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The article introduces a novel architecture for content-addressed memory implementation on FPGA. An opportunity of significant memory size reduction by using linear interpolation implemented with direct sigma-delta bitstream processing is demonstrated. The influence of introduced architecture parameters on approximation accuracy of nonlinearity stored in content-addressed memory and amount of resources required for its FPGA implementation are analyzed.\",\"PeriodicalId\":262452,\"journal\":{\"name\":\"2016 IEEE NW Russia Young Researchers in Electrical and Electronic Engineering Conference (EIConRusNW)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-04-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE NW Russia Young Researchers in Electrical and Electronic Engineering Conference (EIConRusNW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EICONRUSNW.2016.7448184\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE NW Russia Young Researchers in Electrical and Electronic Engineering Conference (EIConRusNW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EICONRUSNW.2016.7448184","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
FPGA based implementation of content-addressed memory based on using direct sigma-delta bitstream processing
The article introduces a novel architecture for content-addressed memory implementation on FPGA. An opportunity of significant memory size reduction by using linear interpolation implemented with direct sigma-delta bitstream processing is demonstrated. The influence of introduced architecture parameters on approximation accuracy of nonlinearity stored in content-addressed memory and amount of resources required for its FPGA implementation are analyzed.