{"title":"用于大型同步网络的Gb/s CDR电路","authors":"S. Tontisirin, R. Tielert","doi":"10.1109/ESSCIRC.2007.4430358","DOIUrl":null,"url":null,"abstract":"This paper presents a fully integrated clock and data recovery circuit (CDR) for clock distribution in large synchronous networks. By utilizing of a 2-loop architecture, clock and data recovery loop and clock jitter filtering loop, the CDR has no trade-off between its jitter tolerance and jitter filtering. In the CDR loop, a power-efficient 1/4-rate phase frequency detector is applied to provide inherent data demultiplexing and an operation without an external reference clock. In the clock jitter filtering loop, an integrated low jitter LC-VCO is used to improve the jitter of recovered clock. The CDR was implemented in 0.18 mum CMOS technology. It can provide a clock with jitter of 4.2ps rms from 2Gb/s serial data with ISI jitter 150ps P-P.","PeriodicalId":121828,"journal":{"name":"ESSCIRC 2007 - 33rd European Solid-State Circuits Conference","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Gb/s CDR circuit for large synchronous networks\",\"authors\":\"S. Tontisirin, R. Tielert\",\"doi\":\"10.1109/ESSCIRC.2007.4430358\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a fully integrated clock and data recovery circuit (CDR) for clock distribution in large synchronous networks. By utilizing of a 2-loop architecture, clock and data recovery loop and clock jitter filtering loop, the CDR has no trade-off between its jitter tolerance and jitter filtering. In the CDR loop, a power-efficient 1/4-rate phase frequency detector is applied to provide inherent data demultiplexing and an operation without an external reference clock. In the clock jitter filtering loop, an integrated low jitter LC-VCO is used to improve the jitter of recovered clock. The CDR was implemented in 0.18 mum CMOS technology. It can provide a clock with jitter of 4.2ps rms from 2Gb/s serial data with ISI jitter 150ps P-P.\",\"PeriodicalId\":121828,\"journal\":{\"name\":\"ESSCIRC 2007 - 33rd European Solid-State Circuits Conference\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2007 - 33rd European Solid-State Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2007.4430358\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2007 - 33rd European Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2007.4430358","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
提出了一种用于大型同步网络时钟分配的全集成时钟和数据恢复电路(CDR)。CDR采用双环结构,时钟和数据恢复环和时钟抖动滤波环,使得CDR的抖动容忍度和抖动滤波之间没有取舍。在CDR环路中,应用了一个节能的1/4速率相位频率检测器来提供固有的数据解复用和无需外部参考时钟的操作。在时钟抖动滤波环路中,采用集成的低抖动LC-VCO来改善恢复时钟的抖动。CDR采用0.18 μ m CMOS技术实现。它可以从2Gb/s串行数据中提供一个4.2ps rms的时钟,ISI抖动为150ps P-P。
This paper presents a fully integrated clock and data recovery circuit (CDR) for clock distribution in large synchronous networks. By utilizing of a 2-loop architecture, clock and data recovery loop and clock jitter filtering loop, the CDR has no trade-off between its jitter tolerance and jitter filtering. In the CDR loop, a power-efficient 1/4-rate phase frequency detector is applied to provide inherent data demultiplexing and an operation without an external reference clock. In the clock jitter filtering loop, an integrated low jitter LC-VCO is used to improve the jitter of recovered clock. The CDR was implemented in 0.18 mum CMOS technology. It can provide a clock with jitter of 4.2ps rms from 2Gb/s serial data with ISI jitter 150ps P-P.