Jae Shin Lee, Si Wook Kang, H. N. Byun, Sung Mok Kwag, B. Chung
{"title":"系统在一个芯片上,内置4mb闪存ROM,用于CD-RW驱动器,具有52/spl次/ CD-R和32/spl次/ CD-RW写入速度","authors":"Jae Shin Lee, Si Wook Kang, H. N. Byun, Sung Mok Kwag, B. Chung","doi":"10.1109/ICCE.2003.1218951","DOIUrl":null,"url":null,"abstract":"We proposed a system on a chip (SOC) for CD-RW (ReWritable) drives. This SOC consists of 32 bit RISC CPU, 4 Mb flash ROM, C1/C2 ENDEC, data recovery, digital servo, C3 ENDEC, ATAPI and write strategy blocks. It supports up to 52X CD-R and 32X CD-RW recording speed. Most of the servo functions except the loop filter are implemented in software with embedded CPU. the servo loop filter is implemented in a hardwire 32 bit adder and a 16/spl times/16 multiplier. We designed a new data slicing circuit to improve readability. Also, we introduced a new linking method to link data seamlessly even in the occurrence of buffer under-run. This chip was fabricated in 0.18 /spl mu/m, 1-poly 5-metal CMOS process and occupies an active area of 5.2 mm /spl times/ 5.6 mm.","PeriodicalId":319221,"journal":{"name":"2003 IEEE International Conference on Consumer Electronics, 2003. ICCE.","volume":"166 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-06-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"System on a chip with 4 Mb built-in flash ROM for CD-RW drives capable of 52/spl times/ CD-R and 32/spl times/ CD-RW write speed\",\"authors\":\"Jae Shin Lee, Si Wook Kang, H. N. Byun, Sung Mok Kwag, B. Chung\",\"doi\":\"10.1109/ICCE.2003.1218951\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We proposed a system on a chip (SOC) for CD-RW (ReWritable) drives. This SOC consists of 32 bit RISC CPU, 4 Mb flash ROM, C1/C2 ENDEC, data recovery, digital servo, C3 ENDEC, ATAPI and write strategy blocks. It supports up to 52X CD-R and 32X CD-RW recording speed. Most of the servo functions except the loop filter are implemented in software with embedded CPU. the servo loop filter is implemented in a hardwire 32 bit adder and a 16/spl times/16 multiplier. We designed a new data slicing circuit to improve readability. Also, we introduced a new linking method to link data seamlessly even in the occurrence of buffer under-run. This chip was fabricated in 0.18 /spl mu/m, 1-poly 5-metal CMOS process and occupies an active area of 5.2 mm /spl times/ 5.6 mm.\",\"PeriodicalId\":319221,\"journal\":{\"name\":\"2003 IEEE International Conference on Consumer Electronics, 2003. ICCE.\",\"volume\":\"166 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-06-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2003 IEEE International Conference on Consumer Electronics, 2003. ICCE.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCE.2003.1218951\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2003 IEEE International Conference on Consumer Electronics, 2003. ICCE.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCE.2003.1218951","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
System on a chip with 4 Mb built-in flash ROM for CD-RW drives capable of 52/spl times/ CD-R and 32/spl times/ CD-RW write speed
We proposed a system on a chip (SOC) for CD-RW (ReWritable) drives. This SOC consists of 32 bit RISC CPU, 4 Mb flash ROM, C1/C2 ENDEC, data recovery, digital servo, C3 ENDEC, ATAPI and write strategy blocks. It supports up to 52X CD-R and 32X CD-RW recording speed. Most of the servo functions except the loop filter are implemented in software with embedded CPU. the servo loop filter is implemented in a hardwire 32 bit adder and a 16/spl times/16 multiplier. We designed a new data slicing circuit to improve readability. Also, we introduced a new linking method to link data seamlessly even in the occurrence of buffer under-run. This chip was fabricated in 0.18 /spl mu/m, 1-poly 5-metal CMOS process and occupies an active area of 5.2 mm /spl times/ 5.6 mm.