{"title":"FPGA实现的一种三向异步DDR2存储器控制器","authors":"G. Daou, A. Kassem, M. Hamad, C. El-Moucary","doi":"10.1109/ICTEA.2012.6462895","DOIUrl":null,"url":null,"abstract":"This paper describes the implementation of a three-way asynchronous Double Data Rate (DDR2) memory controller using a Field-Programmable Gate Array (FPGA). The objective is to replace the memory buffer in a PC-based oscilloscope, where a First-In First-Out (FIFO) stack was used. The digital oscilloscope is used for measuring and reconstructing eye diagrams for high speed signals, such as Ethernet (1.25, 10.3125 Gbps), PCI-Express (2.5, 5.0, 6.125 Gbps), SATA (1.5, 3.0 Gbps), etc... Replacing the stack with DDR2, improves the quality of the eye diagram, which describes parameters of the input signal, for the DDR2 higher data transfer speed and larger memory size.","PeriodicalId":245530,"journal":{"name":"2012 2nd International Conference on Advances in Computational Tools for Engineering Applications (ACTEA)","volume":"22 2","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"FPGA implementation of a three-way asynchronous DDR2 memory controller\",\"authors\":\"G. Daou, A. Kassem, M. Hamad, C. El-Moucary\",\"doi\":\"10.1109/ICTEA.2012.6462895\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the implementation of a three-way asynchronous Double Data Rate (DDR2) memory controller using a Field-Programmable Gate Array (FPGA). The objective is to replace the memory buffer in a PC-based oscilloscope, where a First-In First-Out (FIFO) stack was used. The digital oscilloscope is used for measuring and reconstructing eye diagrams for high speed signals, such as Ethernet (1.25, 10.3125 Gbps), PCI-Express (2.5, 5.0, 6.125 Gbps), SATA (1.5, 3.0 Gbps), etc... Replacing the stack with DDR2, improves the quality of the eye diagram, which describes parameters of the input signal, for the DDR2 higher data transfer speed and larger memory size.\",\"PeriodicalId\":245530,\"journal\":{\"name\":\"2012 2nd International Conference on Advances in Computational Tools for Engineering Applications (ACTEA)\",\"volume\":\"22 2\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 2nd International Conference on Advances in Computational Tools for Engineering Applications (ACTEA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICTEA.2012.6462895\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 2nd International Conference on Advances in Computational Tools for Engineering Applications (ACTEA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICTEA.2012.6462895","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
FPGA implementation of a three-way asynchronous DDR2 memory controller
This paper describes the implementation of a three-way asynchronous Double Data Rate (DDR2) memory controller using a Field-Programmable Gate Array (FPGA). The objective is to replace the memory buffer in a PC-based oscilloscope, where a First-In First-Out (FIFO) stack was used. The digital oscilloscope is used for measuring and reconstructing eye diagrams for high speed signals, such as Ethernet (1.25, 10.3125 Gbps), PCI-Express (2.5, 5.0, 6.125 Gbps), SATA (1.5, 3.0 Gbps), etc... Replacing the stack with DDR2, improves the quality of the eye diagram, which describes parameters of the input signal, for the DDR2 higher data transfer speed and larger memory size.