在模拟电路中使用IJTAG数字岛来执行微调和测试功能

H. M. von Staudt, A. Spyronasios
{"title":"在模拟电路中使用IJTAG数字岛来执行微调和测试功能","authors":"H. M. von Staudt, A. Spyronasios","doi":"10.1109/IMS3TW.2015.7177859","DOIUrl":null,"url":null,"abstract":"Demand for analogue precision and accuracy has significantly increased over the last few years, way beyond what the foundries can produce. At the same time short design cycles require the addition of digital configuration, trim, or assist functions to compensate for variation and uncertainties. Favourable configurations and trim values are then stored on chip in fuse arrays or OTP (One Time Programmable) as part of the test program. While such digital assist functions are generally viewed as cheap this is not necessarily the case in analogue heavy processes (130/180/250 nm). An additional constraint is the minimalistic digital interface to the tester, which is usually just an I2C interface. In this paper a scheme is described which utilises the recently introduced IJTAG standard (IEEE 1687) in an industrial environment. It allows the creation of digital islands close to the analogue circuit with minimal digital overhead. These IJTAG islands can hold the test and trim functions, which are distinct from the customer oriented use case. The mapping between I2C and IJTAG is transparent for the existing legacy test software and for the initialisation state machine which transfers the configuration and trim data from a central fuse or OTP block.","PeriodicalId":370144,"journal":{"name":"2015 IEEE 20th International Mixed-Signals Testing Workshop (IMSTW)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-06-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Using IJTAG digital islands in analogue circuits to perform trim and test functions\",\"authors\":\"H. M. von Staudt, A. Spyronasios\",\"doi\":\"10.1109/IMS3TW.2015.7177859\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Demand for analogue precision and accuracy has significantly increased over the last few years, way beyond what the foundries can produce. At the same time short design cycles require the addition of digital configuration, trim, or assist functions to compensate for variation and uncertainties. Favourable configurations and trim values are then stored on chip in fuse arrays or OTP (One Time Programmable) as part of the test program. While such digital assist functions are generally viewed as cheap this is not necessarily the case in analogue heavy processes (130/180/250 nm). An additional constraint is the minimalistic digital interface to the tester, which is usually just an I2C interface. In this paper a scheme is described which utilises the recently introduced IJTAG standard (IEEE 1687) in an industrial environment. It allows the creation of digital islands close to the analogue circuit with minimal digital overhead. These IJTAG islands can hold the test and trim functions, which are distinct from the customer oriented use case. The mapping between I2C and IJTAG is transparent for the existing legacy test software and for the initialisation state machine which transfers the configuration and trim data from a central fuse or OTP block.\",\"PeriodicalId\":370144,\"journal\":{\"name\":\"2015 IEEE 20th International Mixed-Signals Testing Workshop (IMSTW)\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-06-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE 20th International Mixed-Signals Testing Workshop (IMSTW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMS3TW.2015.7177859\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE 20th International Mixed-Signals Testing Workshop (IMSTW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMS3TW.2015.7177859","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

在过去几年中,对模拟精度和精度的需求显着增加,远远超出了代工厂的生产能力。同时,短的设计周期需要增加数字配置,修剪或辅助功能,以补偿变化和不确定性。然后将有利的配置和修剪值存储在保险丝阵列或OTP(一次性可编程)芯片上,作为测试程序的一部分。虽然这种数字辅助功能通常被认为是便宜的,但在模拟重工艺(130/180/250 nm)中不一定如此。另一个约束是测试器的极简数字接口,它通常只是一个I2C接口。本文描述了一种在工业环境中利用最新推出的IJTAG标准(IEEE 1687)的方案。它允许以最小的数字开销创建接近模拟电路的数字岛。这些IJTAG岛可以保存测试和修剪功能,它们与面向客户的用例不同。I2C和IJTAG之间的映射对于现有的遗留测试软件和初始化状态机来说是透明的,初始化状态机从中央熔断器或OTP块传输配置和修剪数据。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Using IJTAG digital islands in analogue circuits to perform trim and test functions
Demand for analogue precision and accuracy has significantly increased over the last few years, way beyond what the foundries can produce. At the same time short design cycles require the addition of digital configuration, trim, or assist functions to compensate for variation and uncertainties. Favourable configurations and trim values are then stored on chip in fuse arrays or OTP (One Time Programmable) as part of the test program. While such digital assist functions are generally viewed as cheap this is not necessarily the case in analogue heavy processes (130/180/250 nm). An additional constraint is the minimalistic digital interface to the tester, which is usually just an I2C interface. In this paper a scheme is described which utilises the recently introduced IJTAG standard (IEEE 1687) in an industrial environment. It allows the creation of digital islands close to the analogue circuit with minimal digital overhead. These IJTAG islands can hold the test and trim functions, which are distinct from the customer oriented use case. The mapping between I2C and IJTAG is transparent for the existing legacy test software and for the initialisation state machine which transfers the configuration and trim data from a central fuse or OTP block.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信