{"title":"包中系统兼容工艺设计与分析","authors":"Longsui Mo, X. Dai, Otilia Manta","doi":"10.1145/3480571.3480634","DOIUrl":null,"url":null,"abstract":"At present, system-level packaging technology has become the mainstream in the field of semiconductor packaging technology. In this era of rapid development of science and technology, it has a great market prospect.The finite element analysis is carried out by using ANSYS, and the failure mode that the maximum stress value appears on the corner of solder joint after welding and cooling down is simulated and analyzed, which is prone to stress concentration. This failure will directly damage the chip and substrate, affect its performance and affect the system function.Secondly, both the chip and the substrate are affected by stress. The stress generated by the contact between the chip and the substrate and the solder joint is greater than that in other places, and the stress generated by the solder joint will directly affect the components.This topic is to analyze the reliability and compatibility of system-level package integration. Emphasis is placed on the stress effect and reliability of the package after welding process, and the influence of the stress produced by solder joints on the whole package, especially on the chip.","PeriodicalId":113723,"journal":{"name":"Proceedings of the 6th International Conference on Intelligent Information Processing","volume":"148 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-07-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Compatible process design and analysis of system-in-package\",\"authors\":\"Longsui Mo, X. Dai, Otilia Manta\",\"doi\":\"10.1145/3480571.3480634\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"At present, system-level packaging technology has become the mainstream in the field of semiconductor packaging technology. In this era of rapid development of science and technology, it has a great market prospect.The finite element analysis is carried out by using ANSYS, and the failure mode that the maximum stress value appears on the corner of solder joint after welding and cooling down is simulated and analyzed, which is prone to stress concentration. This failure will directly damage the chip and substrate, affect its performance and affect the system function.Secondly, both the chip and the substrate are affected by stress. The stress generated by the contact between the chip and the substrate and the solder joint is greater than that in other places, and the stress generated by the solder joint will directly affect the components.This topic is to analyze the reliability and compatibility of system-level package integration. Emphasis is placed on the stress effect and reliability of the package after welding process, and the influence of the stress produced by solder joints on the whole package, especially on the chip.\",\"PeriodicalId\":113723,\"journal\":{\"name\":\"Proceedings of the 6th International Conference on Intelligent Information Processing\",\"volume\":\"148 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-07-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 6th International Conference on Intelligent Information Processing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1145/3480571.3480634\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 6th International Conference on Intelligent Information Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/3480571.3480634","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Compatible process design and analysis of system-in-package
At present, system-level packaging technology has become the mainstream in the field of semiconductor packaging technology. In this era of rapid development of science and technology, it has a great market prospect.The finite element analysis is carried out by using ANSYS, and the failure mode that the maximum stress value appears on the corner of solder joint after welding and cooling down is simulated and analyzed, which is prone to stress concentration. This failure will directly damage the chip and substrate, affect its performance and affect the system function.Secondly, both the chip and the substrate are affected by stress. The stress generated by the contact between the chip and the substrate and the solder joint is greater than that in other places, and the stress generated by the solder joint will directly affect the components.This topic is to analyze the reliability and compatibility of system-level package integration. Emphasis is placed on the stress effect and reliability of the package after welding process, and the influence of the stress produced by solder joints on the whole package, especially on the chip.