在脱层和非脱层塑料包装中的三维模具表面应力测量

Y. Zou, J. Suhling, R. Jaeger, H. Ali
{"title":"在脱层和非脱层塑料包装中的三维模具表面应力测量","authors":"Y. Zou, J. Suhling, R. Jaeger, H. Ali","doi":"10.1109/ECTC.1998.678885","DOIUrl":null,"url":null,"abstract":"In plastic encapsulated electronic packages, mechanical stresses are induced during the encapsulation process. These stresses can cause degraded circuit performance or mechanical failures, and are mainly a result of the uneven expansions and contractions of the various assembly materials that occur due to coefficient of thermal expansion (CTE) mismatches. In this study, special (100) and (111) silicon test chips containing arrays of optimized piezoresistive stress sensor rosettes have been used to characterize die surface stresses in encapsulated packages. The sensors on the (100) test chips were able to accurately measure two in-plane stress components in a temperature compensated manner, while the rosettes on the (111) test chips were uniquely capable of evaluating all the 6 stress components (four in a temperature compensated manner). Calibrated and characterized (100) and (111) test chips were encapsulated in 240 pin quad flat packs (QFP's). The post packaging room temperature resistances of the sensors were then recorded. The stresses on the die surface were calculated using the measured resistance changes and the appropriate theoretical equations. For comparison purposes, three-dimensional nonlinear finite element simulations of the plastic encapsulated packages were also performed. The presence of delaminations between the die surface and the encapsulant was explored using C-mode scanning acoustic microscopy (C-SAM). The potential of the (111) stress test chips for detecting delaminations and for aiding the understanding of stress distributions in delaminated packages has been demonstrated.","PeriodicalId":422475,"journal":{"name":"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)","volume":"85 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"40","resultStr":"{\"title\":\"Three dimensional die surface stress measurements in delaminated and non-delaminated plastic packages\",\"authors\":\"Y. Zou, J. Suhling, R. Jaeger, H. Ali\",\"doi\":\"10.1109/ECTC.1998.678885\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In plastic encapsulated electronic packages, mechanical stresses are induced during the encapsulation process. These stresses can cause degraded circuit performance or mechanical failures, and are mainly a result of the uneven expansions and contractions of the various assembly materials that occur due to coefficient of thermal expansion (CTE) mismatches. In this study, special (100) and (111) silicon test chips containing arrays of optimized piezoresistive stress sensor rosettes have been used to characterize die surface stresses in encapsulated packages. The sensors on the (100) test chips were able to accurately measure two in-plane stress components in a temperature compensated manner, while the rosettes on the (111) test chips were uniquely capable of evaluating all the 6 stress components (four in a temperature compensated manner). Calibrated and characterized (100) and (111) test chips were encapsulated in 240 pin quad flat packs (QFP's). The post packaging room temperature resistances of the sensors were then recorded. The stresses on the die surface were calculated using the measured resistance changes and the appropriate theoretical equations. For comparison purposes, three-dimensional nonlinear finite element simulations of the plastic encapsulated packages were also performed. The presence of delaminations between the die surface and the encapsulant was explored using C-mode scanning acoustic microscopy (C-SAM). The potential of the (111) stress test chips for detecting delaminations and for aiding the understanding of stress distributions in delaminated packages has been demonstrated.\",\"PeriodicalId\":422475,\"journal\":{\"name\":\"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)\",\"volume\":\"85 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-05-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"40\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.1998.678885\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.1998.678885","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 40

摘要

在塑料封装的电子封装中,在封装过程中会产生机械应力。这些应力可能导致电路性能下降或机械故障,主要是由于热膨胀系数(CTE)不匹配导致各种组装材料的不均匀膨胀和收缩。在这项研究中,特殊的(100)和(111)硅测试芯片包含优化的压阻应力传感器花环阵列,用于表征封装封装中的模具表面应力。(100)测试芯片上的传感器能够以温度补偿的方式精确测量两个平面内应力分量,而(111)测试芯片上的玫瑰花能够独特地评估所有6个应力分量(4个以温度补偿的方式)。校准和表征的(100)和(111)测试芯片封装在240引脚四平面封装(QFP)中。然后记录传感器的包装后室温电阻。利用测得的电阻变化和相应的理论方程计算了模具表面的应力。为了比较,还对塑料封装件进行了三维非线性有限元模拟。使用c模式扫描声学显微镜(C-SAM)探索了模具表面和封装剂之间分层的存在。(111)压力测试芯片用于检测分层和帮助理解分层封装中的应力分布的潜力已被证明。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Three dimensional die surface stress measurements in delaminated and non-delaminated plastic packages
In plastic encapsulated electronic packages, mechanical stresses are induced during the encapsulation process. These stresses can cause degraded circuit performance or mechanical failures, and are mainly a result of the uneven expansions and contractions of the various assembly materials that occur due to coefficient of thermal expansion (CTE) mismatches. In this study, special (100) and (111) silicon test chips containing arrays of optimized piezoresistive stress sensor rosettes have been used to characterize die surface stresses in encapsulated packages. The sensors on the (100) test chips were able to accurately measure two in-plane stress components in a temperature compensated manner, while the rosettes on the (111) test chips were uniquely capable of evaluating all the 6 stress components (four in a temperature compensated manner). Calibrated and characterized (100) and (111) test chips were encapsulated in 240 pin quad flat packs (QFP's). The post packaging room temperature resistances of the sensors were then recorded. The stresses on the die surface were calculated using the measured resistance changes and the appropriate theoretical equations. For comparison purposes, three-dimensional nonlinear finite element simulations of the plastic encapsulated packages were also performed. The presence of delaminations between the die surface and the encapsulant was explored using C-mode scanning acoustic microscopy (C-SAM). The potential of the (111) stress test chips for detecting delaminations and for aiding the understanding of stress distributions in delaminated packages has been demonstrated.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信