{"title":"新型嵌入式栅极垂直mosfet的特性研究","authors":"C. Kuo, Jyi-Tsong Lin, Y. Eng, Yi-Hsuan Fan","doi":"10.1109/ISNE.2010.5669193","DOIUrl":null,"url":null,"abstract":"This study presents a new vertical MOSFET with recessed gate (RG). Based on the TCAD simulation results, our proposed VMOS structure can gain reduced parasitic capacitance (compared to the conventional VMOS, both Cgd and Cgs can be reduced about 12% and 38.78%, respectively at VDs =1.0 V), improved drain saturation current, and free kink characteristics, in comparison to a conventional VMOS structure. Moreover, the short-channel characteristics of RGVMOS which is modified from the EGVMOS are still acceptable. Most importantly, the manipulation of fabricating this newly proposed structure is enhanced mainly owing to the semicircle gate scheme.","PeriodicalId":412093,"journal":{"name":"2010 International Symposium on Next Generation Electronics","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Characterisation of new vertical MOSFETs with recessed gate\",\"authors\":\"C. Kuo, Jyi-Tsong Lin, Y. Eng, Yi-Hsuan Fan\",\"doi\":\"10.1109/ISNE.2010.5669193\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This study presents a new vertical MOSFET with recessed gate (RG). Based on the TCAD simulation results, our proposed VMOS structure can gain reduced parasitic capacitance (compared to the conventional VMOS, both Cgd and Cgs can be reduced about 12% and 38.78%, respectively at VDs =1.0 V), improved drain saturation current, and free kink characteristics, in comparison to a conventional VMOS structure. Moreover, the short-channel characteristics of RGVMOS which is modified from the EGVMOS are still acceptable. Most importantly, the manipulation of fabricating this newly proposed structure is enhanced mainly owing to the semicircle gate scheme.\",\"PeriodicalId\":412093,\"journal\":{\"name\":\"2010 International Symposium on Next Generation Electronics\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-12-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 International Symposium on Next Generation Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISNE.2010.5669193\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Symposium on Next Generation Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISNE.2010.5669193","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Characterisation of new vertical MOSFETs with recessed gate
This study presents a new vertical MOSFET with recessed gate (RG). Based on the TCAD simulation results, our proposed VMOS structure can gain reduced parasitic capacitance (compared to the conventional VMOS, both Cgd and Cgs can be reduced about 12% and 38.78%, respectively at VDs =1.0 V), improved drain saturation current, and free kink characteristics, in comparison to a conventional VMOS structure. Moreover, the short-channel characteristics of RGVMOS which is modified from the EGVMOS are still acceptable. Most importantly, the manipulation of fabricating this newly proposed structure is enhanced mainly owing to the semicircle gate scheme.