Jae-Gon Lee, Hyung-Ock Kim, Sangkwon Na, Young-Il Kim, C. Kyung
{"title":"iSAVE:针对实际目标环境的早期SoC验证的系统内算法验证器","authors":"Jae-Gon Lee, Hyung-Ock Kim, Sangkwon Na, Young-Il Kim, C. Kyung","doi":"10.1109/ICASIC.2005.1611262","DOIUrl":null,"url":null,"abstract":"This paper presents a mechanism which enables verification of algorithmic-level SoC model against actual target environment. By dividing algorithmic SoC model into functional sub-model and interface sub-model and to model the behavior of the latter with FPGA-based in-circuit emulator, we can verify the behavior of the former against actual target environment. The proposed mechanism also include a debugging environment for both functional sub-model and interface sub-model, which enables simultaneous debugging of both hardware and software components of the target SoC model. We implemented H. 264 video encoder and decoder model with the proposed method and verified it against actual target environment.","PeriodicalId":431034,"journal":{"name":"2005 6th International Conference on ASIC","volume":"58 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"iSAVE: In-System Algorithm Verifier for Early-stage SoC Verification against Actual Target Environment\",\"authors\":\"Jae-Gon Lee, Hyung-Ock Kim, Sangkwon Na, Young-Il Kim, C. Kyung\",\"doi\":\"10.1109/ICASIC.2005.1611262\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a mechanism which enables verification of algorithmic-level SoC model against actual target environment. By dividing algorithmic SoC model into functional sub-model and interface sub-model and to model the behavior of the latter with FPGA-based in-circuit emulator, we can verify the behavior of the former against actual target environment. The proposed mechanism also include a debugging environment for both functional sub-model and interface sub-model, which enables simultaneous debugging of both hardware and software components of the target SoC model. We implemented H. 264 video encoder and decoder model with the proposed method and verified it against actual target environment.\",\"PeriodicalId\":431034,\"journal\":{\"name\":\"2005 6th International Conference on ASIC\",\"volume\":\"58 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 6th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICASIC.2005.1611262\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 6th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2005.1611262","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
iSAVE: In-System Algorithm Verifier for Early-stage SoC Verification against Actual Target Environment
This paper presents a mechanism which enables verification of algorithmic-level SoC model against actual target environment. By dividing algorithmic SoC model into functional sub-model and interface sub-model and to model the behavior of the latter with FPGA-based in-circuit emulator, we can verify the behavior of the former against actual target environment. The proposed mechanism also include a debugging environment for both functional sub-model and interface sub-model, which enables simultaneous debugging of both hardware and software components of the target SoC model. We implemented H. 264 video encoder and decoder model with the proposed method and verified it against actual target environment.