从门到FPGA:用Deeds学习数字设计

G. Donzellini, D. Ponta
{"title":"从门到FPGA:用Deeds学习数字设计","authors":"G. Donzellini, D. Ponta","doi":"10.1109/IEDEC.2013.6526758","DOIUrl":null,"url":null,"abstract":"The new technological scenarios demand the introduction of FPGA very early in digital design curricula. The approach that we present in the paper is based on a new tool that extends the features of the Digital Electronics Education and Design Suite (Deeds). The FPGA extension allows students to compile a project generated with Deeds into an FPGA chip, reducing to a minimum the interaction with the FPGA-specific CAD. The tool allows the student to associate all the inputs and outputs of the Deeds project to the devices and resources of an FPGA development board and generates all the VHDL and script files needed by the CAD to compile the project and load it on the board for testing. An extensive field test on a large number of students has proved its pedagogical value.","PeriodicalId":273456,"journal":{"name":"2013 3rd Interdisciplinary Engineering Design Education Conference","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"From gates to FPGA: Learning digital design with Deeds\",\"authors\":\"G. Donzellini, D. Ponta\",\"doi\":\"10.1109/IEDEC.2013.6526758\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The new technological scenarios demand the introduction of FPGA very early in digital design curricula. The approach that we present in the paper is based on a new tool that extends the features of the Digital Electronics Education and Design Suite (Deeds). The FPGA extension allows students to compile a project generated with Deeds into an FPGA chip, reducing to a minimum the interaction with the FPGA-specific CAD. The tool allows the student to associate all the inputs and outputs of the Deeds project to the devices and resources of an FPGA development board and generates all the VHDL and script files needed by the CAD to compile the project and load it on the board for testing. An extensive field test on a large number of students has proved its pedagogical value.\",\"PeriodicalId\":273456,\"journal\":{\"name\":\"2013 3rd Interdisciplinary Engineering Design Education Conference\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-03-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 3rd Interdisciplinary Engineering Design Education Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDEC.2013.6526758\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 3rd Interdisciplinary Engineering Design Education Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDEC.2013.6526758","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

新的技术场景要求在数字设计课程中很早就引入FPGA。我们在论文中提出的方法是基于扩展数字电子教育和设计套件(Deeds)功能的新工具。FPGA扩展允许学生将用Deeds生成的项目编译到FPGA芯片中,将与FPGA特定CAD的交互减少到最低限度。该工具允许学生将Deeds项目的所有输入和输出与FPGA开发板的设备和资源相关联,并生成CAD所需的所有VHDL和脚本文件,以编译项目并将其加载到板上进行测试。大量学生的实地测试证明了该方法的教学价值。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
From gates to FPGA: Learning digital design with Deeds
The new technological scenarios demand the introduction of FPGA very early in digital design curricula. The approach that we present in the paper is based on a new tool that extends the features of the Digital Electronics Education and Design Suite (Deeds). The FPGA extension allows students to compile a project generated with Deeds into an FPGA chip, reducing to a minimum the interaction with the FPGA-specific CAD. The tool allows the student to associate all the inputs and outputs of the Deeds project to the devices and resources of an FPGA development board and generates all the VHDL and script files needed by the CAD to compile the project and load it on the board for testing. An extensive field test on a large number of students has proved its pedagogical value.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信