{"title":"带有嵌入式存储器的数字集成电路","authors":"J. Barnes","doi":"10.1109/ISSCC.1987.1157165","DOIUrl":null,"url":null,"abstract":"The design and testing of logic circuits with large amounts of embedded memory will be discussed. Since the design must encompass both logic and memory portions, problems such as compatible design rules technologies and design tools uniquely exist in this type of chip design. The use of scan paths to test the memory portion of the chip, built-in self-test features, test vector generation and interactions of logic/memory test vector will be described . . . Key areas to be addressed are the amount of modularity and flexibility in the memory core, and the performance advantages expected from embedding.","PeriodicalId":102932,"journal":{"name":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Digital ICs with embedded memory\",\"authors\":\"J. Barnes\",\"doi\":\"10.1109/ISSCC.1987.1157165\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The design and testing of logic circuits with large amounts of embedded memory will be discussed. Since the design must encompass both logic and memory portions, problems such as compatible design rules technologies and design tools uniquely exist in this type of chip design. The use of scan paths to test the memory portion of the chip, built-in self-test features, test vector generation and interactions of logic/memory test vector will be described . . . Key areas to be addressed are the amount of modularity and flexibility in the memory core, and the performance advantages expected from embedding.\",\"PeriodicalId\":102932,\"journal\":{\"name\":\"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCC.1987.1157165\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1987.1157165","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The design and testing of logic circuits with large amounts of embedded memory will be discussed. Since the design must encompass both logic and memory portions, problems such as compatible design rules technologies and design tools uniquely exist in this type of chip design. The use of scan paths to test the memory portion of the chip, built-in self-test features, test vector generation and interactions of logic/memory test vector will be described . . . Key areas to be addressed are the amount of modularity and flexibility in the memory core, and the performance advantages expected from embedding.