矢量DSP成像

John Redford, Bret Bersack, M. Monk, Fred Huettig, D. Fitzgerald
{"title":"矢量DSP成像","authors":"John Redford, Bret Bersack, M. Monk, Fred Huettig, D. Fitzgerald","doi":"10.1109/CICC.2002.1012788","DOIUrl":null,"url":null,"abstract":"The CW4011 is an SoC containing a DSP with a novel vector architecture. It exploits the parallelism and narrow data typical of image processing to gain high performance at a low cost and power. It contains eight 32-bit datapaths all working off of a single instruction. It can do 16 16-bit MACs/cycle, and also four 32-bit memory accesses per cycle to 128 KB of on-chip memory. It also contains a serial datapath for handling low-performance code and OS functions. The chip also includes memory, video, and IO interfaces on an industry-standard bus. it is built in 0.18 /spl mu/m CMOS technology, is 7.8 /spl times/ 6.8 mm, runs at 200 MHz (worst-case) and draws less than 500 mW. This gives the best cost-performance of any processor on the market for imaging applications.","PeriodicalId":209025,"journal":{"name":"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)","volume":"60 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A vector DSP for imaging\",\"authors\":\"John Redford, Bret Bersack, M. Monk, Fred Huettig, D. Fitzgerald\",\"doi\":\"10.1109/CICC.2002.1012788\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The CW4011 is an SoC containing a DSP with a novel vector architecture. It exploits the parallelism and narrow data typical of image processing to gain high performance at a low cost and power. It contains eight 32-bit datapaths all working off of a single instruction. It can do 16 16-bit MACs/cycle, and also four 32-bit memory accesses per cycle to 128 KB of on-chip memory. It also contains a serial datapath for handling low-performance code and OS functions. The chip also includes memory, video, and IO interfaces on an industry-standard bus. it is built in 0.18 /spl mu/m CMOS technology, is 7.8 /spl times/ 6.8 mm, runs at 200 MHz (worst-case) and draws less than 500 mW. This gives the best cost-performance of any processor on the market for imaging applications.\",\"PeriodicalId\":209025,\"journal\":{\"name\":\"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)\",\"volume\":\"60 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-08-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.2002.1012788\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2002.1012788","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

CW4011是一个包含DSP的SoC,具有新颖的矢量架构。它利用图像处理的并行性和窄数据,以低成本和低功耗获得高性能。它包含8个32位的数据路径,全部由一条指令完成。它可以在一个周期内进行16个16位mac操作,每个周期还可以进行4个32位内存访问,以获得128 KB的片上内存。它还包含一个串行数据路径,用于处理低性能代码和操作系统函数。该芯片还包括存储器、视频和IO接口,采用工业标准总线。它采用0.18 /spl mu/m CMOS技术,频率为7.8 /spl / 6.8 mm,工作频率为200 MHz(最坏情况),功耗小于500 mW。这为成像应用提供了市场上任何处理器的最佳性价比。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A vector DSP for imaging
The CW4011 is an SoC containing a DSP with a novel vector architecture. It exploits the parallelism and narrow data typical of image processing to gain high performance at a low cost and power. It contains eight 32-bit datapaths all working off of a single instruction. It can do 16 16-bit MACs/cycle, and also four 32-bit memory accesses per cycle to 128 KB of on-chip memory. It also contains a serial datapath for handling low-performance code and OS functions. The chip also includes memory, video, and IO interfaces on an industry-standard bus. it is built in 0.18 /spl mu/m CMOS technology, is 7.8 /spl times/ 6.8 mm, runs at 200 MHz (worst-case) and draws less than 500 mW. This gives the best cost-performance of any processor on the market for imaging applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信