{"title":"互连简单,准确和统计模型使用芯片上的测量校准","authors":"A. Doganis, James C. Chen","doi":"10.1109/ICVD.1999.745135","DOIUrl":null,"url":null,"abstract":"In this work, we will describe and analyze simple, accurate and compact models for interconnect structures. These parameterized models are optimized for the particular fabrication process via field solver simulations and on wafer test structure measurements. Additionally, process variations will be incorporated in the compact models using the principal component analysis (PCA) and performance response surface models (RSM) to derive statistical interconnect models. A new test structure, along with the measurement scheme and the associated extraction methods are introduced here to facilitate the calibration of the interconnect models. Additionally, further tuning of those models with respect to measurements of complex on-chip test structures, such as clock nets, assures model accuracy and circuit performance predictability.","PeriodicalId":443373,"journal":{"name":"Proceedings Twelfth International Conference on VLSI Design. (Cat. No.PR00013)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-01-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Interconnect simple, accurate and statistical models using on-chip measurements for calibration\",\"authors\":\"A. Doganis, James C. Chen\",\"doi\":\"10.1109/ICVD.1999.745135\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this work, we will describe and analyze simple, accurate and compact models for interconnect structures. These parameterized models are optimized for the particular fabrication process via field solver simulations and on wafer test structure measurements. Additionally, process variations will be incorporated in the compact models using the principal component analysis (PCA) and performance response surface models (RSM) to derive statistical interconnect models. A new test structure, along with the measurement scheme and the associated extraction methods are introduced here to facilitate the calibration of the interconnect models. Additionally, further tuning of those models with respect to measurements of complex on-chip test structures, such as clock nets, assures model accuracy and circuit performance predictability.\",\"PeriodicalId\":443373,\"journal\":{\"name\":\"Proceedings Twelfth International Conference on VLSI Design. (Cat. No.PR00013)\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-01-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Twelfth International Conference on VLSI Design. (Cat. No.PR00013)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICVD.1999.745135\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Twelfth International Conference on VLSI Design. (Cat. No.PR00013)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVD.1999.745135","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Interconnect simple, accurate and statistical models using on-chip measurements for calibration
In this work, we will describe and analyze simple, accurate and compact models for interconnect structures. These parameterized models are optimized for the particular fabrication process via field solver simulations and on wafer test structure measurements. Additionally, process variations will be incorporated in the compact models using the principal component analysis (PCA) and performance response surface models (RSM) to derive statistical interconnect models. A new test structure, along with the measurement scheme and the associated extraction methods are introduced here to facilitate the calibration of the interconnect models. Additionally, further tuning of those models with respect to measurements of complex on-chip test structures, such as clock nets, assures model accuracy and circuit performance predictability.