自动化模拟电路设计和芯片布局工具

F. Farag, M. Ibrahim, M. Shehata
{"title":"自动化模拟电路设计和芯片布局工具","authors":"F. Farag, M. Ibrahim, M. Shehata","doi":"10.1109/ICECS.2015.7440353","DOIUrl":null,"url":null,"abstract":"This paper presents a software program for automatic circuit and chip synthesis. The proposed program is suitable for automatic design and Layout generation for the repeated modules circuits. The program outcome is a netlist file compatible with spice for simulation. The proposed program can be employed for automatic full custom chip layout design. The developed system is started form the low level circuit hierarchy level (bottom to post). The matrix-ROM system is an example of repeated cells circuit (0/MOST & one/no MOST). An audio signal can be stored in the ROM by processing it to digital form (1's & 0's) with signal conditioning. The netlist file is generated by using the proposed program and simulated. The simulation result is verified with the original circuit response. The proposed tool then generates a silicon chip layout file from the audio binary signal file automatically.","PeriodicalId":215448,"journal":{"name":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Automated analog circuit design and chip layout tool\",\"authors\":\"F. Farag, M. Ibrahim, M. Shehata\",\"doi\":\"10.1109/ICECS.2015.7440353\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a software program for automatic circuit and chip synthesis. The proposed program is suitable for automatic design and Layout generation for the repeated modules circuits. The program outcome is a netlist file compatible with spice for simulation. The proposed program can be employed for automatic full custom chip layout design. The developed system is started form the low level circuit hierarchy level (bottom to post). The matrix-ROM system is an example of repeated cells circuit (0/MOST & one/no MOST). An audio signal can be stored in the ROM by processing it to digital form (1's & 0's) with signal conditioning. The netlist file is generated by using the proposed program and simulated. The simulation result is verified with the original circuit response. The proposed tool then generates a silicon chip layout file from the audio binary signal file automatically.\",\"PeriodicalId\":215448,\"journal\":{\"name\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2015.7440353\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2015.7440353","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了一种用于电路和芯片自动合成的软件程序。该程序适用于重复模块电路的自动设计和版图生成。程序结果是一个与spice兼容的网络列表文件,用于模拟。该程序可用于自动全定制芯片布局设计。所开发的系统是从底层电路层级开始的(从下到上)。矩阵- rom系统是重复单元电路(0/MOST & 1 /no MOST)的一个例子。通过信号调理将音频信号处理成数字形式(1 & 0),可以将音频信号存储在ROM中。利用所提出的程序生成了网表文件并进行了仿真。仿真结果与原电路响应进行了验证。然后,该工具自动从音频二进制信号文件生成硅芯片布局文件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Automated analog circuit design and chip layout tool
This paper presents a software program for automatic circuit and chip synthesis. The proposed program is suitable for automatic design and Layout generation for the repeated modules circuits. The program outcome is a netlist file compatible with spice for simulation. The proposed program can be employed for automatic full custom chip layout design. The developed system is started form the low level circuit hierarchy level (bottom to post). The matrix-ROM system is an example of repeated cells circuit (0/MOST & one/no MOST). An audio signal can be stored in the ROM by processing it to digital form (1's & 0's) with signal conditioning. The netlist file is generated by using the proposed program and simulated. The simulation result is verified with the original circuit response. The proposed tool then generates a silicon chip layout file from the audio binary signal file automatically.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信