{"title":"自动化模拟电路设计和芯片布局工具","authors":"F. Farag, M. Ibrahim, M. Shehata","doi":"10.1109/ICECS.2015.7440353","DOIUrl":null,"url":null,"abstract":"This paper presents a software program for automatic circuit and chip synthesis. The proposed program is suitable for automatic design and Layout generation for the repeated modules circuits. The program outcome is a netlist file compatible with spice for simulation. The proposed program can be employed for automatic full custom chip layout design. The developed system is started form the low level circuit hierarchy level (bottom to post). The matrix-ROM system is an example of repeated cells circuit (0/MOST & one/no MOST). An audio signal can be stored in the ROM by processing it to digital form (1's & 0's) with signal conditioning. The netlist file is generated by using the proposed program and simulated. The simulation result is verified with the original circuit response. The proposed tool then generates a silicon chip layout file from the audio binary signal file automatically.","PeriodicalId":215448,"journal":{"name":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Automated analog circuit design and chip layout tool\",\"authors\":\"F. Farag, M. Ibrahim, M. Shehata\",\"doi\":\"10.1109/ICECS.2015.7440353\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a software program for automatic circuit and chip synthesis. The proposed program is suitable for automatic design and Layout generation for the repeated modules circuits. The program outcome is a netlist file compatible with spice for simulation. The proposed program can be employed for automatic full custom chip layout design. The developed system is started form the low level circuit hierarchy level (bottom to post). The matrix-ROM system is an example of repeated cells circuit (0/MOST & one/no MOST). An audio signal can be stored in the ROM by processing it to digital form (1's & 0's) with signal conditioning. The netlist file is generated by using the proposed program and simulated. The simulation result is verified with the original circuit response. The proposed tool then generates a silicon chip layout file from the audio binary signal file automatically.\",\"PeriodicalId\":215448,\"journal\":{\"name\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2015.7440353\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2015.7440353","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Automated analog circuit design and chip layout tool
This paper presents a software program for automatic circuit and chip synthesis. The proposed program is suitable for automatic design and Layout generation for the repeated modules circuits. The program outcome is a netlist file compatible with spice for simulation. The proposed program can be employed for automatic full custom chip layout design. The developed system is started form the low level circuit hierarchy level (bottom to post). The matrix-ROM system is an example of repeated cells circuit (0/MOST & one/no MOST). An audio signal can be stored in the ROM by processing it to digital form (1's & 0's) with signal conditioning. The netlist file is generated by using the proposed program and simulated. The simulation result is verified with the original circuit response. The proposed tool then generates a silicon chip layout file from the audio binary signal file automatically.