{"title":"用于样品和保持电路的sub - 90 nm mosfet器件设计","authors":"M. Gupta, J. Woo","doi":"10.1109/ESSDER.2004.1356568","DOIUrl":null,"url":null,"abstract":"In this paper, we have extensively studied how different device parameters affect the constituents of sampling circuit performance metrics. As the MOSFET is scaled into the sub-90 nm regime, for ADCs using moderate sampling rate and high resolutions, the gate tunneling current not only severely degrades the droop rate but also affects the nonlinearity adversely. The effect of scaling on various trade-offs that exist among the metric constituents is also presented. These device guidelines can be used to improve the sample and hold operation to a fairly general degree.","PeriodicalId":287103,"journal":{"name":"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)","volume":"83 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Device design for sub 90 nm MOSFETs for sample and hold circuits\",\"authors\":\"M. Gupta, J. Woo\",\"doi\":\"10.1109/ESSDER.2004.1356568\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we have extensively studied how different device parameters affect the constituents of sampling circuit performance metrics. As the MOSFET is scaled into the sub-90 nm regime, for ADCs using moderate sampling rate and high resolutions, the gate tunneling current not only severely degrades the droop rate but also affects the nonlinearity adversely. The effect of scaling on various trade-offs that exist among the metric constituents is also presented. These device guidelines can be used to improve the sample and hold operation to a fairly general degree.\",\"PeriodicalId\":287103,\"journal\":{\"name\":\"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)\",\"volume\":\"83 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-11-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSDER.2004.1356568\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSDER.2004.1356568","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Device design for sub 90 nm MOSFETs for sample and hold circuits
In this paper, we have extensively studied how different device parameters affect the constituents of sampling circuit performance metrics. As the MOSFET is scaled into the sub-90 nm regime, for ADCs using moderate sampling rate and high resolutions, the gate tunneling current not only severely degrades the droop rate but also affects the nonlinearity adversely. The effect of scaling on various trade-offs that exist among the metric constituents is also presented. These device guidelines can be used to improve the sample and hold operation to a fairly general degree.