S. Severi, K. Henson, R. Lindsay, B. Pawlak, K. De Meyer
{"title":"面向45纳米技术节点[NMOS晶体管]的全低温工艺解决方案的通道工程","authors":"S. Severi, K. Henson, R. Lindsay, B. Pawlak, K. De Meyer","doi":"10.1109/ESSDER.2004.1356530","DOIUrl":null,"url":null,"abstract":"This work analyses the impact of junctions formed by solid phase epitaxial re-growth (SPER) on the electrical characteristics of NMOS transistors. These ultra shallow junctions allow us to control the short channel effects (SCE) and to improve the transistor performance down to 30 nm channel lengths. We demonstrate the viability of an ultra low temperature process, enabling the activation of B halo and S/D junction dopant. We also show that the junction leakage can be reduced with the SPER process, compared with the standard spike anneal junction.","PeriodicalId":287103,"journal":{"name":"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)","volume":"258 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Channel engineering towards a full low temperature process solution for the 45 nm technology node [NMOS transistors]\",\"authors\":\"S. Severi, K. Henson, R. Lindsay, B. Pawlak, K. De Meyer\",\"doi\":\"10.1109/ESSDER.2004.1356530\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work analyses the impact of junctions formed by solid phase epitaxial re-growth (SPER) on the electrical characteristics of NMOS transistors. These ultra shallow junctions allow us to control the short channel effects (SCE) and to improve the transistor performance down to 30 nm channel lengths. We demonstrate the viability of an ultra low temperature process, enabling the activation of B halo and S/D junction dopant. We also show that the junction leakage can be reduced with the SPER process, compared with the standard spike anneal junction.\",\"PeriodicalId\":287103,\"journal\":{\"name\":\"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)\",\"volume\":\"258 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-11-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSDER.2004.1356530\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSDER.2004.1356530","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Channel engineering towards a full low temperature process solution for the 45 nm technology node [NMOS transistors]
This work analyses the impact of junctions formed by solid phase epitaxial re-growth (SPER) on the electrical characteristics of NMOS transistors. These ultra shallow junctions allow us to control the short channel effects (SCE) and to improve the transistor performance down to 30 nm channel lengths. We demonstrate the viability of an ultra low temperature process, enabling the activation of B halo and S/D junction dopant. We also show that the junction leakage can be reduced with the SPER process, compared with the standard spike anneal junction.