MOSFET叠对测试结构的失配评估,估计导通电阻比

Juan Pablo Martinez Brito, M. Lubaszewski, S. Bampi
{"title":"MOSFET叠对测试结构的失配评估,估计导通电阻比","authors":"Juan Pablo Martinez Brito, M. Lubaszewski, S. Bampi","doi":"10.1109/VARI.2015.7456560","DOIUrl":null,"url":null,"abstract":"This work describes a procedure for evaluating the mismatch between MOSFET transistors in a test array and connected as stacked-pairs. The transistor mismatch is characterized by measuring the gate voltage dependence of the DC voltage established at the middle node of the common-gate MOSFET stacked-pair. This procedure is modeled as the on-resistance ratio of these two transistors and it is performed by two simple measurements. Various pieces of information on the MOSFET mismatch characteristics (e.g., channel length variation and threshold voltage variation) can be extracted. The test structure was manufactured in 180nm CMOS technology, and the test array was designed to allow a large number of MOSFET stacked-pairs, from transistors placed in different parts of the layout to vary gradually the distance of the paired FETs.","PeriodicalId":299950,"journal":{"name":"2015 International Workshop on CMOS Variability (VARI)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"MOSFET stacked-pair test structure for mismatch evaluation by estimating the on-resistance ratio\",\"authors\":\"Juan Pablo Martinez Brito, M. Lubaszewski, S. Bampi\",\"doi\":\"10.1109/VARI.2015.7456560\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work describes a procedure for evaluating the mismatch between MOSFET transistors in a test array and connected as stacked-pairs. The transistor mismatch is characterized by measuring the gate voltage dependence of the DC voltage established at the middle node of the common-gate MOSFET stacked-pair. This procedure is modeled as the on-resistance ratio of these two transistors and it is performed by two simple measurements. Various pieces of information on the MOSFET mismatch characteristics (e.g., channel length variation and threshold voltage variation) can be extracted. The test structure was manufactured in 180nm CMOS technology, and the test array was designed to allow a large number of MOSFET stacked-pairs, from transistors placed in different parts of the layout to vary gradually the distance of the paired FETs.\",\"PeriodicalId\":299950,\"journal\":{\"name\":\"2015 International Workshop on CMOS Variability (VARI)\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Workshop on CMOS Variability (VARI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VARI.2015.7456560\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Workshop on CMOS Variability (VARI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VARI.2015.7456560","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本工作描述了一种评估测试阵列中MOSFET晶体管与堆叠对连接之间失配的程序。通过测量在共栅MOSFET堆叠对中间节点建立的直流电压对栅极电压的依赖性来表征晶体管失配。这一过程被建模为这两个晶体管的导通电阻比,并通过两个简单的测量来完成。可以提取关于MOSFET失配特性的各种信息(例如,通道长度变化和阈值电压变化)。测试结构采用180nm CMOS技术制造,测试阵列设计允许大量的MOSFET堆叠对,从晶体管放置在布局的不同部分开始,逐渐改变成对fet的距离。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
MOSFET stacked-pair test structure for mismatch evaluation by estimating the on-resistance ratio
This work describes a procedure for evaluating the mismatch between MOSFET transistors in a test array and connected as stacked-pairs. The transistor mismatch is characterized by measuring the gate voltage dependence of the DC voltage established at the middle node of the common-gate MOSFET stacked-pair. This procedure is modeled as the on-resistance ratio of these two transistors and it is performed by two simple measurements. Various pieces of information on the MOSFET mismatch characteristics (e.g., channel length variation and threshold voltage variation) can be extracted. The test structure was manufactured in 180nm CMOS technology, and the test array was designed to allow a large number of MOSFET stacked-pairs, from transistors placed in different parts of the layout to vary gradually the distance of the paired FETs.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信