DSP的周期精确模型

Hyeongbae Park, Tae Hoon Kim, C. Ryu, H. Chi, Ju Sung Park
{"title":"DSP的周期精确模型","authors":"Hyeongbae Park, Tae Hoon Kim, C. Ryu, H. Chi, Ju Sung Park","doi":"10.1109/IFOST.2006.312321","DOIUrl":null,"url":null,"abstract":"In this paper, we introduce a implementation method and procedural of the CBS (cycle base simulator), cycle accurate simulation model, which describes the operation of a 24 bit DSP (digital signal processor) at a pipeline cycle level. This tool is some functional abstraction and cycle accurate timing model of target DSP. The CBS can show the data about the internal registers, status flags, data bus, address bus, input and output pin of the DSP, and also the control signals at each pipeline cycle. The design procedure has been carried out by the following procedure, analysis of target DSP specification, implementation of function block, design of pipeline, design of instruction decoder, and implementation of the instructions. We model the DSP with high level language C++ before the hardware design gets started with HDL to investigate the performance of the DSP. We verified the CBS by running all instructions of DSP and two application programs. The CBS will be used as a reference of logic simulation of the DSP and in RTL model verification under co-simulation environment.","PeriodicalId":103784,"journal":{"name":"2006 International Forum on Strategic Technology","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A cycle accurate model for a DSP\",\"authors\":\"Hyeongbae Park, Tae Hoon Kim, C. Ryu, H. Chi, Ju Sung Park\",\"doi\":\"10.1109/IFOST.2006.312321\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we introduce a implementation method and procedural of the CBS (cycle base simulator), cycle accurate simulation model, which describes the operation of a 24 bit DSP (digital signal processor) at a pipeline cycle level. This tool is some functional abstraction and cycle accurate timing model of target DSP. The CBS can show the data about the internal registers, status flags, data bus, address bus, input and output pin of the DSP, and also the control signals at each pipeline cycle. The design procedure has been carried out by the following procedure, analysis of target DSP specification, implementation of function block, design of pipeline, design of instruction decoder, and implementation of the instructions. We model the DSP with high level language C++ before the hardware design gets started with HDL to investigate the performance of the DSP. We verified the CBS by running all instructions of DSP and two application programs. The CBS will be used as a reference of logic simulation of the DSP and in RTL model verification under co-simulation environment.\",\"PeriodicalId\":103784,\"journal\":{\"name\":\"2006 International Forum on Strategic Technology\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 International Forum on Strategic Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IFOST.2006.312321\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 International Forum on Strategic Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IFOST.2006.312321","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文介绍了周期精确仿真模型CBS (cycle base simulator)的实现方法和程序,该模型描述了24位数字信号处理器(DSP)在流水线周期级的工作。该工具是目标DSP的一些功能抽象和周期精确定时模型。CBS可以显示DSP的内部寄存器、状态标志、数据总线、地址总线、输入输出引脚等数据,还可以显示每个管道周期的控制信号。设计过程包括:目标DSP规格分析、功能块实现、流水线设计、指令解码器设计、指令实现。在硬件设计开始之前,我们先用高级语言c++对DSP进行建模,然后用HDL对DSP的性能进行研究。我们通过运行DSP的所有指令和两个应用程序来验证CBS。该方法可作为DSP逻辑仿真和RTL模型联合仿真验证的参考。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A cycle accurate model for a DSP
In this paper, we introduce a implementation method and procedural of the CBS (cycle base simulator), cycle accurate simulation model, which describes the operation of a 24 bit DSP (digital signal processor) at a pipeline cycle level. This tool is some functional abstraction and cycle accurate timing model of target DSP. The CBS can show the data about the internal registers, status flags, data bus, address bus, input and output pin of the DSP, and also the control signals at each pipeline cycle. The design procedure has been carried out by the following procedure, analysis of target DSP specification, implementation of function block, design of pipeline, design of instruction decoder, and implementation of the instructions. We model the DSP with high level language C++ before the hardware design gets started with HDL to investigate the performance of the DSP. We verified the CBS by running all instructions of DSP and two application programs. The CBS will be used as a reference of logic simulation of the DSP and in RTL model verification under co-simulation environment.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信