{"title":"用激光扫描仪表征CMOS锁存器","authors":"F. Henley, M. Chi, W. Oldham","doi":"10.1109/IRPS.1983.361972","DOIUrl":null,"url":null,"abstract":"The technique of using a focused laser beam to induce latch-up in a CMOS circuit is introduced and described. The characterization method allows the quantitative assessment of a structure's latch-up margin and its dependence on operating parameters (supply voltage, temperature, etc). Various scans were performed on CMOS test structures with adjustable latch-up margins. CMOS latch-up parameters, such as the spreading resistance and the parasitic transistor betas, were found important in determining the sensitivity peaks (position of highest latch-up sensitivity to carrier generation). The shape and height of these peaks were found to be consistent with the commonly used two-transistor circuit.","PeriodicalId":334813,"journal":{"name":"21st International Reliability Physics Symposium","volume":"48 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1983-04-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":"{\"title\":\"CMOS Latch-Up Characterization using a Laser Scanner\",\"authors\":\"F. Henley, M. Chi, W. Oldham\",\"doi\":\"10.1109/IRPS.1983.361972\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The technique of using a focused laser beam to induce latch-up in a CMOS circuit is introduced and described. The characterization method allows the quantitative assessment of a structure's latch-up margin and its dependence on operating parameters (supply voltage, temperature, etc). Various scans were performed on CMOS test structures with adjustable latch-up margins. CMOS latch-up parameters, such as the spreading resistance and the parasitic transistor betas, were found important in determining the sensitivity peaks (position of highest latch-up sensitivity to carrier generation). The shape and height of these peaks were found to be consistent with the commonly used two-transistor circuit.\",\"PeriodicalId\":334813,\"journal\":{\"name\":\"21st International Reliability Physics Symposium\",\"volume\":\"48 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1983-04-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"15\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"21st International Reliability Physics Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS.1983.361972\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"21st International Reliability Physics Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.1983.361972","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
CMOS Latch-Up Characterization using a Laser Scanner
The technique of using a focused laser beam to induce latch-up in a CMOS circuit is introduced and described. The characterization method allows the quantitative assessment of a structure's latch-up margin and its dependence on operating parameters (supply voltage, temperature, etc). Various scans were performed on CMOS test structures with adjustable latch-up margins. CMOS latch-up parameters, such as the spreading resistance and the parasitic transistor betas, were found important in determining the sensitivity peaks (position of highest latch-up sensitivity to carrier generation). The shape and height of these peaks were found to be consistent with the commonly used two-transistor circuit.