{"title":"快速锁定双电荷泵模拟DLL使用改进的相位频率检测器","authors":"Soh Lip-Kai, M. Sulaiman, Z. Yusoff","doi":"10.1109/VDAT.2007.372761","DOIUrl":null,"url":null,"abstract":"In this paper, a dual charge pump architecture for fast-lock low-jitter analog delay-locked loop (DLL) is proposed and analyzed. The proposed fast lock analog DLL takes up less area compared to other similar fast lock analog DLL due to the reduction of the number of phase frequency detector (PFD) used in the design. An improved PFD is proposed to reduce the output jitter by reducing the one-shot pulse produced when the reference signal and output signal is in phase. The proposed DLL circuit is designed based on the Silterra 0.18-mum 1P6M CMOS process with a 1.8-V supply voltage. The active area of the proposed DLL circuit is 327.46 mum x 116.16 mum. An experimental chip was implemented and measured. The measurement results show that the proposed DLL has fast locking and low jitter properties.","PeriodicalId":137915,"journal":{"name":"2007 International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-04-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":"{\"title\":\"Fast-Lock Dual Charge Pump Analog DLL using Improved Phase Frequency Detector\",\"authors\":\"Soh Lip-Kai, M. Sulaiman, Z. Yusoff\",\"doi\":\"10.1109/VDAT.2007.372761\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a dual charge pump architecture for fast-lock low-jitter analog delay-locked loop (DLL) is proposed and analyzed. The proposed fast lock analog DLL takes up less area compared to other similar fast lock analog DLL due to the reduction of the number of phase frequency detector (PFD) used in the design. An improved PFD is proposed to reduce the output jitter by reducing the one-shot pulse produced when the reference signal and output signal is in phase. The proposed DLL circuit is designed based on the Silterra 0.18-mum 1P6M CMOS process with a 1.8-V supply voltage. The active area of the proposed DLL circuit is 327.46 mum x 116.16 mum. An experimental chip was implemented and measured. The measurement results show that the proposed DLL has fast locking and low jitter properties.\",\"PeriodicalId\":137915,\"journal\":{\"name\":\"2007 International Symposium on VLSI Design, Automation and Test (VLSI-DAT)\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-04-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"14\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 International Symposium on VLSI Design, Automation and Test (VLSI-DAT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VDAT.2007.372761\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VDAT.2007.372761","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14
摘要
本文提出并分析了一种用于快锁低抖动模拟锁滞环的双电荷泵结构。由于减少了设计中使用的相频检测器(PFD)的数量,与其他类似的快速锁模拟DLL相比,所提出的快速锁模拟DLL占用的面积更小。提出了一种改进的PFD,通过减小参考信号与输出信号同相时产生的单次脉冲来减小输出抖动。所提出的DLL电路是基于Silterra 0.18 mum 1P6M CMOS工艺设计的,电源电压为1.8 v。所提DLL电路的有源面积为327.46 mum x 116.16 mum。设计了实验芯片并进行了测试。测试结果表明,该动态链接库具有快速锁定和低抖动的特点。
Fast-Lock Dual Charge Pump Analog DLL using Improved Phase Frequency Detector
In this paper, a dual charge pump architecture for fast-lock low-jitter analog delay-locked loop (DLL) is proposed and analyzed. The proposed fast lock analog DLL takes up less area compared to other similar fast lock analog DLL due to the reduction of the number of phase frequency detector (PFD) used in the design. An improved PFD is proposed to reduce the output jitter by reducing the one-shot pulse produced when the reference signal and output signal is in phase. The proposed DLL circuit is designed based on the Silterra 0.18-mum 1P6M CMOS process with a 1.8-V supply voltage. The active area of the proposed DLL circuit is 327.46 mum x 116.16 mum. An experimental chip was implemented and measured. The measurement results show that the proposed DLL has fast locking and low jitter properties.