基于fpga的可调谐Keccak核心

A. Maache, Abdesattar Kalache
{"title":"基于fpga的可调谐Keccak核心","authors":"A. Maache, Abdesattar Kalache","doi":"10.1109/SmartNets58706.2023.10215714","DOIUrl":null,"url":null,"abstract":"Nowadays’ great emphasis on data security has led to a great need for hardware accelerated cryptograhic algorithms to cope with the high communication bandwidth demand. These hardware accelerators need to be highly tunable in order to support multiple operation modes for different security applications. In this paper, a Field Programmable Gate Array (FPGA)-based design and implementation of a tunable Keccak core is presented. The Keccak core’s performance and security parameters are configurable in the sense that bitrate, capacity, and the number of rounds can be user-specified with an extendable output length. Keccak’s sponge construction is exploited to enable different modes of operation. This level of flexibility makes the core a suitable fit for a large range of security requirements and applications. The implemented core can be operated as a sponge-based Pseudo Random Number Generation (PRNG). The design was implemented in VHDL (VHSCI Hardware Description Language) targeting a low-cost IntelFPGA Cyclone-V. The core achieved the following maximum throughput figures of: 11, 8.4, and 5.81Gbps for the three Secure Hash Algorithm-3 (SHA-3) variants 256, 384, and 512-bit respectively, while occupying only 8% of the FPGA’s area. The random sequences generated by the sponge-based PRNG successfully passed the National Institute of Standards and Technology (NIST) test suite. This paper demonstrated respectable area/performance results compared to other studies in literature.","PeriodicalId":301834,"journal":{"name":"2023 International Conference on Smart Applications, Communications and Networking (SmartNets)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FPGA-based tunable Keccak core\",\"authors\":\"A. Maache, Abdesattar Kalache\",\"doi\":\"10.1109/SmartNets58706.2023.10215714\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nowadays’ great emphasis on data security has led to a great need for hardware accelerated cryptograhic algorithms to cope with the high communication bandwidth demand. These hardware accelerators need to be highly tunable in order to support multiple operation modes for different security applications. In this paper, a Field Programmable Gate Array (FPGA)-based design and implementation of a tunable Keccak core is presented. The Keccak core’s performance and security parameters are configurable in the sense that bitrate, capacity, and the number of rounds can be user-specified with an extendable output length. Keccak’s sponge construction is exploited to enable different modes of operation. This level of flexibility makes the core a suitable fit for a large range of security requirements and applications. The implemented core can be operated as a sponge-based Pseudo Random Number Generation (PRNG). The design was implemented in VHDL (VHSCI Hardware Description Language) targeting a low-cost IntelFPGA Cyclone-V. The core achieved the following maximum throughput figures of: 11, 8.4, and 5.81Gbps for the three Secure Hash Algorithm-3 (SHA-3) variants 256, 384, and 512-bit respectively, while occupying only 8% of the FPGA’s area. The random sequences generated by the sponge-based PRNG successfully passed the National Institute of Standards and Technology (NIST) test suite. This paper demonstrated respectable area/performance results compared to other studies in literature.\",\"PeriodicalId\":301834,\"journal\":{\"name\":\"2023 International Conference on Smart Applications, Communications and Networking (SmartNets)\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-07-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 International Conference on Smart Applications, Communications and Networking (SmartNets)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SmartNets58706.2023.10215714\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Smart Applications, Communications and Networking (SmartNets)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SmartNets58706.2023.10215714","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在重视数据安全的今天,对硬件加速加密算法的需求越来越大,以应对高通信带宽的需求。这些硬件加速器需要高度可调,以便支持不同安全应用程序的多种操作模式。本文介绍了一种基于现场可编程门阵列(FPGA)的可调谐Keccak核心的设计与实现。Keccak核心的性能和安全参数是可配置的,用户可以通过可扩展的输出长度指定比特率、容量和轮数。Keccak的海绵结构被用来实现不同的操作模式。这种级别的灵活性使核心非常适合各种安全需求和应用程序。实现的核心可以作为基于海绵的伪随机数生成(PRNG)操作。该设计以低成本的IntelFPGA Cyclone-V为目标,采用VHDL (VHSCI硬件描述语言)实现。该核心实现了以下最大吞吐量数字:安全哈希算法-3 (SHA-3)变体256位、384位和512位分别为11,8.4和5.81Gbps,而仅占FPGA面积的8%。基于海绵的PRNG生成的随机序列成功通过了美国国家标准与技术研究院(NIST)的测试套件。与文献中的其他研究相比,本文展示了令人尊敬的区域/性能结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA-based tunable Keccak core
Nowadays’ great emphasis on data security has led to a great need for hardware accelerated cryptograhic algorithms to cope with the high communication bandwidth demand. These hardware accelerators need to be highly tunable in order to support multiple operation modes for different security applications. In this paper, a Field Programmable Gate Array (FPGA)-based design and implementation of a tunable Keccak core is presented. The Keccak core’s performance and security parameters are configurable in the sense that bitrate, capacity, and the number of rounds can be user-specified with an extendable output length. Keccak’s sponge construction is exploited to enable different modes of operation. This level of flexibility makes the core a suitable fit for a large range of security requirements and applications. The implemented core can be operated as a sponge-based Pseudo Random Number Generation (PRNG). The design was implemented in VHDL (VHSCI Hardware Description Language) targeting a low-cost IntelFPGA Cyclone-V. The core achieved the following maximum throughput figures of: 11, 8.4, and 5.81Gbps for the three Secure Hash Algorithm-3 (SHA-3) variants 256, 384, and 512-bit respectively, while occupying only 8% of the FPGA’s area. The random sequences generated by the sponge-based PRNG successfully passed the National Institute of Standards and Technology (NIST) test suite. This paper demonstrated respectable area/performance results compared to other studies in literature.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信