{"title":"升压功率因数校正变换器的优化设计","authors":"M. Orabi, T. Ninomiya","doi":"10.1109/ISIE.2003.1267911","DOIUrl":null,"url":null,"abstract":"Designers trying to optimize the performance of boost PFC converter circuit faces many difficult circuit design issues. Most of prior researches chose the storage capacitor depending on the selected hold-up time or the output ripple percentage. Recently, the contribution of the output capacitor to the PFC system stability is highlighted. Therefore, in this issue the design steps are discussed depending on the three choices, output ripple, hold-up time and stability. It is clear that any design must take the minimum required storage capacitor as step-1 in the design and then apply for any other specification like hold-up time or ripple percentage.","PeriodicalId":166431,"journal":{"name":"2003 IEEE International Symposium on Industrial Electronics ( Cat. No.03TH8692)","volume":"136 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"An optimum design of boost power-factor-correction converter\",\"authors\":\"M. Orabi, T. Ninomiya\",\"doi\":\"10.1109/ISIE.2003.1267911\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Designers trying to optimize the performance of boost PFC converter circuit faces many difficult circuit design issues. Most of prior researches chose the storage capacitor depending on the selected hold-up time or the output ripple percentage. Recently, the contribution of the output capacitor to the PFC system stability is highlighted. Therefore, in this issue the design steps are discussed depending on the three choices, output ripple, hold-up time and stability. It is clear that any design must take the minimum required storage capacitor as step-1 in the design and then apply for any other specification like hold-up time or ripple percentage.\",\"PeriodicalId\":166431,\"journal\":{\"name\":\"2003 IEEE International Symposium on Industrial Electronics ( Cat. No.03TH8692)\",\"volume\":\"136 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-06-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2003 IEEE International Symposium on Industrial Electronics ( Cat. No.03TH8692)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISIE.2003.1267911\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2003 IEEE International Symposium on Industrial Electronics ( Cat. No.03TH8692)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIE.2003.1267911","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An optimum design of boost power-factor-correction converter
Designers trying to optimize the performance of boost PFC converter circuit faces many difficult circuit design issues. Most of prior researches chose the storage capacitor depending on the selected hold-up time or the output ripple percentage. Recently, the contribution of the output capacitor to the PFC system stability is highlighted. Therefore, in this issue the design steps are discussed depending on the three choices, output ripple, hold-up time and stability. It is clear that any design must take the minimum required storage capacitor as step-1 in the design and then apply for any other specification like hold-up time or ripple percentage.