波形流水线多米诺逻辑电路及随参数变化的时钟样式分析

Wei Ling, Y. Savaria
{"title":"波形流水线多米诺逻辑电路及随参数变化的时钟样式分析","authors":"Wei Ling, Y. Savaria","doi":"10.1109/ISQED.2005.21","DOIUrl":null,"url":null,"abstract":"In recent years, wave-pipelined domino logic has received much attention as a means to implement high-speed circuits. However, this logic is vulnerable to parametric variations and the situation will degrade as technology scales down. In this paper, statistical timing relations are developed for characterizing performance impacts of parametric variations in different wave-pipelined domino circuits and clocking styles. Analytic results show that a wave pipeline built with a footless nonblocking domino cell accumulates timing variations due to parametric variation along the pipeline. Thus performance reduces with pipeline size as variations accumulate. On the other hand, wave pipelined footed blocking domino logic is less sensitive to parametric variations. Simulation results of a 6-stage wave pipeline using footed blocking domino cells in 130 nm technology also demonstrate the advantages of this logic style both in performance and power consumption.","PeriodicalId":333840,"journal":{"name":"Sixth international symposium on quality electronic design (isqed'05)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Analysis of wave-pipelined domino logic circuit and clocking styles subject to parametric variations\",\"authors\":\"Wei Ling, Y. Savaria\",\"doi\":\"10.1109/ISQED.2005.21\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In recent years, wave-pipelined domino logic has received much attention as a means to implement high-speed circuits. However, this logic is vulnerable to parametric variations and the situation will degrade as technology scales down. In this paper, statistical timing relations are developed for characterizing performance impacts of parametric variations in different wave-pipelined domino circuits and clocking styles. Analytic results show that a wave pipeline built with a footless nonblocking domino cell accumulates timing variations due to parametric variation along the pipeline. Thus performance reduces with pipeline size as variations accumulate. On the other hand, wave pipelined footed blocking domino logic is less sensitive to parametric variations. Simulation results of a 6-stage wave pipeline using footed blocking domino cells in 130 nm technology also demonstrate the advantages of this logic style both in performance and power consumption.\",\"PeriodicalId\":333840,\"journal\":{\"name\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-03-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2005.21\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Sixth international symposium on quality electronic design (isqed'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2005.21","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

近年来,波管道多米诺逻辑作为实现高速电路的一种手段受到了广泛的关注。然而,这种逻辑很容易受到参数变化的影响,并且随着技术规模的缩小,情况将会恶化。本文建立了统计时序关系,用于表征不同波流水线多米诺电路和时钟方式中参数变化对性能的影响。分析结果表明,无脚无阻塞多米诺骨牌单元构成的波浪管道由于管道沿线的参数变化而积累了时序变化。因此,性能随着管道大小的变化而降低。另一方面,波流水线脚阻塞多米诺逻辑对参数变化的敏感性较低。采用脚阻塞多米诺骨牌细胞在130纳米技术下的6级波管道的仿真结果也证明了这种逻辑风格在性能和功耗方面的优势。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analysis of wave-pipelined domino logic circuit and clocking styles subject to parametric variations
In recent years, wave-pipelined domino logic has received much attention as a means to implement high-speed circuits. However, this logic is vulnerable to parametric variations and the situation will degrade as technology scales down. In this paper, statistical timing relations are developed for characterizing performance impacts of parametric variations in different wave-pipelined domino circuits and clocking styles. Analytic results show that a wave pipeline built with a footless nonblocking domino cell accumulates timing variations due to parametric variation along the pipeline. Thus performance reduces with pipeline size as variations accumulate. On the other hand, wave pipelined footed blocking domino logic is less sensitive to parametric variations. Simulation results of a 6-stage wave pipeline using footed blocking domino cells in 130 nm technology also demonstrate the advantages of this logic style both in performance and power consumption.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信