降低FPGA复杂度的IIR滤波器设计

A. Sergiyenko, A. Serhienko
{"title":"降低FPGA复杂度的IIR滤波器设计","authors":"A. Sergiyenko, A. Serhienko","doi":"10.1109/SAIC51296.2020.9239119","DOIUrl":null,"url":null,"abstract":"In this paper, a method of high order IIR filter design is proposed in which the coefficients in the canonical binary number system representation are searched by the simulated annealing algorithm. The high-quality IIR filters are designed using the all-pass filter stages, methods of masking filters and multiplied delays. It was proven, that if the coefficients of the multiplierless filter have no more than three summands in their representation, then its pipelined implementation in FPGA has the highest clock frequency. The use of the VHDL language in all the steps of the filter design helps to speed-up and improve the filter optimization.","PeriodicalId":208407,"journal":{"name":"2020 IEEE 2nd International Conference on System Analysis & Intelligent Computing (SAIC)","volume":"54 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Complexity Reduced IIR Filter Design for FPGA\",\"authors\":\"A. Sergiyenko, A. Serhienko\",\"doi\":\"10.1109/SAIC51296.2020.9239119\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a method of high order IIR filter design is proposed in which the coefficients in the canonical binary number system representation are searched by the simulated annealing algorithm. The high-quality IIR filters are designed using the all-pass filter stages, methods of masking filters and multiplied delays. It was proven, that if the coefficients of the multiplierless filter have no more than three summands in their representation, then its pipelined implementation in FPGA has the highest clock frequency. The use of the VHDL language in all the steps of the filter design helps to speed-up and improve the filter optimization.\",\"PeriodicalId\":208407,\"journal\":{\"name\":\"2020 IEEE 2nd International Conference on System Analysis & Intelligent Computing (SAIC)\",\"volume\":\"54 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE 2nd International Conference on System Analysis & Intelligent Computing (SAIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SAIC51296.2020.9239119\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE 2nd International Conference on System Analysis & Intelligent Computing (SAIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SAIC51296.2020.9239119","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种高阶IIR滤波器的设计方法,该方法采用模拟退火算法搜索标准二进制数系统表示中的系数。高质量的IIR滤波器采用全通滤波器级,掩模滤波器和乘延迟的方法设计。证明了如果无乘法器滤波器的系数在其表示中不超过三个和,则其在FPGA中的流水线实现具有最高的时钟频率。在滤波器设计的各个步骤中使用VHDL语言有助于加快和提高滤波器的优化速度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Complexity Reduced IIR Filter Design for FPGA
In this paper, a method of high order IIR filter design is proposed in which the coefficients in the canonical binary number system representation are searched by the simulated annealing algorithm. The high-quality IIR filters are designed using the all-pass filter stages, methods of masking filters and multiplied delays. It was proven, that if the coefficients of the multiplierless filter have no more than three summands in their representation, then its pipelined implementation in FPGA has the highest clock frequency. The use of the VHDL language in all the steps of the filter design helps to speed-up and improve the filter optimization.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信