{"title":"基于包装器/TAM协同优化的SOPC测试策略","authors":"Yu Yang, Chen Yefu, Peng Yu","doi":"10.1109/ICEMI.2011.6037828","DOIUrl":null,"url":null,"abstract":"Recently, system-on-a-Programmable-Chip (SOPC) has become more and more popular. However, prior research only concentrated on System on Chip (SoC) test problem. In this paper, we address the SOPC test problem. An SOPC test strategy has been proposed to solve the wrapper/TAM co-optimization problem for the SOPC. Our wrapper design algorithm is proposed on earlier approach by arranging the internal scan chains scientifically to archive lower testing time. Then we present a new test schedule technique, in which the testing time for each IP cores are calculated by our wrapper design algorithm. Experimental results are present for ITC'02 test benchmark as well as Integrated Processor.","PeriodicalId":321964,"journal":{"name":"IEEE 2011 10th International Conference on Electronic Measurement & Instruments","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"An SOPC test strategy based on wrapper/TAM co-optimization\",\"authors\":\"Yu Yang, Chen Yefu, Peng Yu\",\"doi\":\"10.1109/ICEMI.2011.6037828\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Recently, system-on-a-Programmable-Chip (SOPC) has become more and more popular. However, prior research only concentrated on System on Chip (SoC) test problem. In this paper, we address the SOPC test problem. An SOPC test strategy has been proposed to solve the wrapper/TAM co-optimization problem for the SOPC. Our wrapper design algorithm is proposed on earlier approach by arranging the internal scan chains scientifically to archive lower testing time. Then we present a new test schedule technique, in which the testing time for each IP cores are calculated by our wrapper design algorithm. Experimental results are present for ITC'02 test benchmark as well as Integrated Processor.\",\"PeriodicalId\":321964,\"journal\":{\"name\":\"IEEE 2011 10th International Conference on Electronic Measurement & Instruments\",\"volume\":\"41 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-10-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE 2011 10th International Conference on Electronic Measurement & Instruments\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEMI.2011.6037828\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE 2011 10th International Conference on Electronic Measurement & Instruments","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEMI.2011.6037828","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An SOPC test strategy based on wrapper/TAM co-optimization
Recently, system-on-a-Programmable-Chip (SOPC) has become more and more popular. However, prior research only concentrated on System on Chip (SoC) test problem. In this paper, we address the SOPC test problem. An SOPC test strategy has been proposed to solve the wrapper/TAM co-optimization problem for the SOPC. Our wrapper design algorithm is proposed on earlier approach by arranging the internal scan chains scientifically to archive lower testing time. Then we present a new test schedule technique, in which the testing time for each IP cores are calculated by our wrapper design algorithm. Experimental results are present for ITC'02 test benchmark as well as Integrated Processor.