p型隔离型GGNMOS具有用于ESD保护的深电流路径

J. Yoo, Jong-Min Kim, J. Byeon, Young-Sang Son, Jae-Young Park, W. Jung
{"title":"p型隔离型GGNMOS具有用于ESD保护的深电流路径","authors":"J. Yoo, Jong-Min Kim, J. Byeon, Young-Sang Son, Jae-Young Park, W. Jung","doi":"10.1109/ISPSD.2011.5890870","DOIUrl":null,"url":null,"abstract":"In this paper, we propose a P-type Isolated GGNMOS (PI-GGNMOS) with a deep current path to improve holding voltage (Vh) of Electro-Static Discharge (ESD) protection device. In order to make the deep current path under the channel, the proposed ESD protection device has a p-type stud between source and the channel, compared to the conventional GGNMOS (Gate-Grounded NMOS). To verify the performance of the proposed structure, we simulated and measured the test structure that is fabricated in a 0.35μm Bipolar-CMOS-DMOS (BCD) process. We found that the proposed structure improves the holding voltage from 6.4V to 8.48V for 5V GGNMOS at 5.3μm pitch. In case of conventional 7V GGNMOS at 7.0μm pitch, the holding voltage is 8.7V. Therefore, we can use 5V PI-GGNMOS as a 7V ESD protection device with 32 % pitch reduction compared to conventional 7V ESD device without any additional process. The actual size of ESD cell is saved by 42.3%, considering It2. This improvement is attributed to the p-type stud which reduces gain and extends effective base width of parasitic NPN in GGNMOS. Consequently, the PI-GGNMOS can apply for upper range ESD protection at same cost.","PeriodicalId":132504,"journal":{"name":"2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs","volume":"89 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"P-type isolated GGNMOS with a deep current path for ESD protection\",\"authors\":\"J. Yoo, Jong-Min Kim, J. Byeon, Young-Sang Son, Jae-Young Park, W. Jung\",\"doi\":\"10.1109/ISPSD.2011.5890870\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we propose a P-type Isolated GGNMOS (PI-GGNMOS) with a deep current path to improve holding voltage (Vh) of Electro-Static Discharge (ESD) protection device. In order to make the deep current path under the channel, the proposed ESD protection device has a p-type stud between source and the channel, compared to the conventional GGNMOS (Gate-Grounded NMOS). To verify the performance of the proposed structure, we simulated and measured the test structure that is fabricated in a 0.35μm Bipolar-CMOS-DMOS (BCD) process. We found that the proposed structure improves the holding voltage from 6.4V to 8.48V for 5V GGNMOS at 5.3μm pitch. In case of conventional 7V GGNMOS at 7.0μm pitch, the holding voltage is 8.7V. Therefore, we can use 5V PI-GGNMOS as a 7V ESD protection device with 32 % pitch reduction compared to conventional 7V ESD device without any additional process. The actual size of ESD cell is saved by 42.3%, considering It2. This improvement is attributed to the p-type stud which reduces gain and extends effective base width of parasitic NPN in GGNMOS. Consequently, the PI-GGNMOS can apply for upper range ESD protection at same cost.\",\"PeriodicalId\":132504,\"journal\":{\"name\":\"2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs\",\"volume\":\"89 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-05-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISPSD.2011.5890870\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPSD.2011.5890870","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

为了提高静电放电(ESD)保护器件的保持电压(Vh),本文提出了一种具有深电流通路的p型隔离型GGNMOS (PI-GGNMOS)。与传统的GGNMOS(栅极接地NMOS)相比,为了在通道下形成深电流通路,本文提出的ESD保护器件在源与通道之间有一个p型螺柱。为了验证所提出的结构的性能,我们模拟和测量了0.35μm双极cmos - dmos (BCD)工艺的测试结构。我们发现该结构将5V GGNMOS在5.3μm间距上的保持电压从6.4V提高到8.48V。对于传统的7V GGNMOS,在7.0μm间距下,保持电压为8.7V。因此,我们可以使用5V PI-GGNMOS作为7V ESD保护器件,与传统的7V ESD器件相比,其间距减少32%,而无需任何额外的工艺。考虑It2,实际ESD电池尺寸节省42.3%。这种改进归因于p型螺柱,它降低了GGNMOS中寄生NPN的增益并延长了有效基宽。因此,PI-GGNMOS可以在相同的成本下应用于高量程ESD保护。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
P-type isolated GGNMOS with a deep current path for ESD protection
In this paper, we propose a P-type Isolated GGNMOS (PI-GGNMOS) with a deep current path to improve holding voltage (Vh) of Electro-Static Discharge (ESD) protection device. In order to make the deep current path under the channel, the proposed ESD protection device has a p-type stud between source and the channel, compared to the conventional GGNMOS (Gate-Grounded NMOS). To verify the performance of the proposed structure, we simulated and measured the test structure that is fabricated in a 0.35μm Bipolar-CMOS-DMOS (BCD) process. We found that the proposed structure improves the holding voltage from 6.4V to 8.48V for 5V GGNMOS at 5.3μm pitch. In case of conventional 7V GGNMOS at 7.0μm pitch, the holding voltage is 8.7V. Therefore, we can use 5V PI-GGNMOS as a 7V ESD protection device with 32 % pitch reduction compared to conventional 7V ESD device without any additional process. The actual size of ESD cell is saved by 42.3%, considering It2. This improvement is attributed to the p-type stud which reduces gain and extends effective base width of parasitic NPN in GGNMOS. Consequently, the PI-GGNMOS can apply for upper range ESD protection at same cost.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信