P. Panda, Vishal Patel, Praxal Shah, Namita Sharma, V. Srinivasan, D. Sarma
{"title":"DDR3 SDRAM的功耗优化技术","authors":"P. Panda, Vishal Patel, Praxal Shah, Namita Sharma, V. Srinivasan, D. Sarma","doi":"10.1109/VLSID.2015.59","DOIUrl":null,"url":null,"abstract":"With memory contributing to a significant fraction of the overall power consumption, several power management techniques targeting the memory sub-system have been proposed by researchers. In this work, we propose two memory power optimization techniques. We first suggest dynamically varying the queue structure in a memory controller, and next propose an adaptive threshold technique for switching to low power SELF-REFRESH operating mode of the DDR3 SDRAM. With the proposed queue-resizing optimization, the power consumption reduces by up to 93%, while the adaptive threshold technique results in an additional 21% power savings, on an average, over a constant threshold implementation.","PeriodicalId":123635,"journal":{"name":"2015 28th International Conference on VLSI Design","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-02-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Power Optimization Techniques for DDR3 SDRAM\",\"authors\":\"P. Panda, Vishal Patel, Praxal Shah, Namita Sharma, V. Srinivasan, D. Sarma\",\"doi\":\"10.1109/VLSID.2015.59\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With memory contributing to a significant fraction of the overall power consumption, several power management techniques targeting the memory sub-system have been proposed by researchers. In this work, we propose two memory power optimization techniques. We first suggest dynamically varying the queue structure in a memory controller, and next propose an adaptive threshold technique for switching to low power SELF-REFRESH operating mode of the DDR3 SDRAM. With the proposed queue-resizing optimization, the power consumption reduces by up to 93%, while the adaptive threshold technique results in an additional 21% power savings, on an average, over a constant threshold implementation.\",\"PeriodicalId\":123635,\"journal\":{\"name\":\"2015 28th International Conference on VLSI Design\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-02-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 28th International Conference on VLSI Design\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSID.2015.59\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 28th International Conference on VLSI Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSID.2015.59","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
With memory contributing to a significant fraction of the overall power consumption, several power management techniques targeting the memory sub-system have been proposed by researchers. In this work, we propose two memory power optimization techniques. We first suggest dynamically varying the queue structure in a memory controller, and next propose an adaptive threshold technique for switching to low power SELF-REFRESH operating mode of the DDR3 SDRAM. With the proposed queue-resizing optimization, the power consumption reduces by up to 93%, while the adaptive threshold technique results in an additional 21% power savings, on an average, over a constant threshold implementation.