{"title":"并发错误检测对数处理器的低面积实现","authors":"Tso-Bing Juang, Ying-Ren Lee","doi":"10.1109/ISOCC.2017.8368833","DOIUrl":null,"url":null,"abstract":"In this paper, low-area implementations of concurrent error detection (CED) logarithmic processors are proposed. By adopting our logarithmic/anti-logarithmic converters with same functions having different architectures, the proposed schemes can perform logarithm-based multiplications/divisions with CED ability. Simulation results show that our proposed CED logarithmic processors can outperform conventional multipliers/dividers in terms of delay and area, which are more suitable for real-time computations with CED ability.","PeriodicalId":248826,"journal":{"name":"2017 International SoC Design Conference (ISOCC)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Low-area implementations of concurrent error detection logarithmic processors\",\"authors\":\"Tso-Bing Juang, Ying-Ren Lee\",\"doi\":\"10.1109/ISOCC.2017.8368833\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, low-area implementations of concurrent error detection (CED) logarithmic processors are proposed. By adopting our logarithmic/anti-logarithmic converters with same functions having different architectures, the proposed schemes can perform logarithm-based multiplications/divisions with CED ability. Simulation results show that our proposed CED logarithmic processors can outperform conventional multipliers/dividers in terms of delay and area, which are more suitable for real-time computations with CED ability.\",\"PeriodicalId\":248826,\"journal\":{\"name\":\"2017 International SoC Design Conference (ISOCC)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC.2017.8368833\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC.2017.8368833","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Low-area implementations of concurrent error detection logarithmic processors
In this paper, low-area implementations of concurrent error detection (CED) logarithmic processors are proposed. By adopting our logarithmic/anti-logarithmic converters with same functions having different architectures, the proposed schemes can perform logarithm-based multiplications/divisions with CED ability. Simulation results show that our proposed CED logarithmic processors can outperform conventional multipliers/dividers in terms of delay and area, which are more suitable for real-time computations with CED ability.