{"title":"一种采用硬件高效二维实现方法的可编程离散时间滤波器","authors":"Jaeyoung Choi, M. Raja, M. A. Arasu","doi":"10.1109/ASSCC.2014.7008905","DOIUrl":null,"url":null,"abstract":"A programmable discrete-time (DT) filter for wideband wireless receivers is presented. A 2-dimensional DT FIR implementation method reduces the circuit complexity by creating a convolution between charge sharing and charge accumulation filters. The cascaded filter chain down-converts the input over a wide frequency band while limiting the variation in the output sample rate, which is accomplished by programming the decimation factor in proportion to the carrier frequency. The filter is fabricated in a 65 nm LP CMOS process for a proof-of-concept operation in the VHF band of 100-300 MHz. When the decimation factor is selected to be proportional to the input frequency, variations in gain and bandwidth were only 56.8-59.1 dB and 1.22-1.27 MHz. The filter rejects aliasing frequencies more than 35 dB over the wide input frequency range.","PeriodicalId":161031,"journal":{"name":"2014 IEEE Asian Solid-State Circuits Conference (A-SSCC)","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A programmable discrete-time filter employing hardware-efficient two-dimensional implementation method\",\"authors\":\"Jaeyoung Choi, M. Raja, M. A. Arasu\",\"doi\":\"10.1109/ASSCC.2014.7008905\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A programmable discrete-time (DT) filter for wideband wireless receivers is presented. A 2-dimensional DT FIR implementation method reduces the circuit complexity by creating a convolution between charge sharing and charge accumulation filters. The cascaded filter chain down-converts the input over a wide frequency band while limiting the variation in the output sample rate, which is accomplished by programming the decimation factor in proportion to the carrier frequency. The filter is fabricated in a 65 nm LP CMOS process for a proof-of-concept operation in the VHF band of 100-300 MHz. When the decimation factor is selected to be proportional to the input frequency, variations in gain and bandwidth were only 56.8-59.1 dB and 1.22-1.27 MHz. The filter rejects aliasing frequencies more than 35 dB over the wide input frequency range.\",\"PeriodicalId\":161031,\"journal\":{\"name\":\"2014 IEEE Asian Solid-State Circuits Conference (A-SSCC)\",\"volume\":\"41 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE Asian Solid-State Circuits Conference (A-SSCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASSCC.2014.7008905\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE Asian Solid-State Circuits Conference (A-SSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2014.7008905","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A programmable discrete-time filter employing hardware-efficient two-dimensional implementation method
A programmable discrete-time (DT) filter for wideband wireless receivers is presented. A 2-dimensional DT FIR implementation method reduces the circuit complexity by creating a convolution between charge sharing and charge accumulation filters. The cascaded filter chain down-converts the input over a wide frequency band while limiting the variation in the output sample rate, which is accomplished by programming the decimation factor in proportion to the carrier frequency. The filter is fabricated in a 65 nm LP CMOS process for a proof-of-concept operation in the VHF band of 100-300 MHz. When the decimation factor is selected to be proportional to the input frequency, variations in gain and bandwidth were only 56.8-59.1 dB and 1.22-1.27 MHz. The filter rejects aliasing frequencies more than 35 dB over the wide input frequency range.