DTA: CMOS模拟电路的布局设计工具

Y. Lai, Yung-Chuan Jiang, Chi-Chou Kao
{"title":"DTA: CMOS模拟电路的布局设计工具","authors":"Y. Lai, Yung-Chuan Jiang, Chi-Chou Kao","doi":"10.1109/APCCAS.2004.1412817","DOIUrl":null,"url":null,"abstract":"Layout is an important step in analog IC design. This paper presents an automation design of analog circuit layout by matching of devices and reducing noise coupling to decrease noise sensitivity. We first avoid the mismatch of constructing devices. Then, all devices are placed according to the wire length and area constraints. Finally, an effective approach is proposed to reduce noise coupling in the routing step. We have implemented our design method in several CMOS analog circuits. It can be seen that the proposed method can generate good analog circuit layout with specified timing constraints","PeriodicalId":426683,"journal":{"name":"The 2004 IEEE Asia-Pacific Conference on Circuits and Systems, 2004. Proceedings.","volume":"61 17","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"DTA: layout design tool for CMOS analog circuit\",\"authors\":\"Y. Lai, Yung-Chuan Jiang, Chi-Chou Kao\",\"doi\":\"10.1109/APCCAS.2004.1412817\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Layout is an important step in analog IC design. This paper presents an automation design of analog circuit layout by matching of devices and reducing noise coupling to decrease noise sensitivity. We first avoid the mismatch of constructing devices. Then, all devices are placed according to the wire length and area constraints. Finally, an effective approach is proposed to reduce noise coupling in the routing step. We have implemented our design method in several CMOS analog circuits. It can be seen that the proposed method can generate good analog circuit layout with specified timing constraints\",\"PeriodicalId\":426683,\"journal\":{\"name\":\"The 2004 IEEE Asia-Pacific Conference on Circuits and Systems, 2004. Proceedings.\",\"volume\":\"61 17\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 2004 IEEE Asia-Pacific Conference on Circuits and Systems, 2004. Proceedings.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APCCAS.2004.1412817\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 2004 IEEE Asia-Pacific Conference on Circuits and Systems, 2004. Proceedings.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.2004.1412817","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

布局是模拟集成电路设计的重要步骤。本文提出了一种通过器件匹配和降低噪声耦合来降低噪声灵敏度的模拟电路布置自动化设计方法。我们首先要避免构造设备的不匹配。然后,根据导线长度和面积的限制放置所有器件。最后,提出了一种有效的减小路由过程中噪声耦合的方法。我们已经在几个CMOS模拟电路中实现了我们的设计方法。可以看出,在给定的时序约束下,该方法可以生成良好的模拟电路版图
本文章由计算机程序翻译,如有差异,请以英文原文为准。
DTA: layout design tool for CMOS analog circuit
Layout is an important step in analog IC design. This paper presents an automation design of analog circuit layout by matching of devices and reducing noise coupling to decrease noise sensitivity. We first avoid the mismatch of constructing devices. Then, all devices are placed according to the wire length and area constraints. Finally, an effective approach is proposed to reduce noise coupling in the routing step. We have implemented our design method in several CMOS analog circuits. It can be seen that the proposed method can generate good analog circuit layout with specified timing constraints
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信